

# **OS and Libraries Document Collection**

# **Summary**

The Software Development Kit (SDK) provides a variety of Xilinx® software packages, including drivers, libraries, board support packages, and complete operating systems to help you develop a software platform. This document collection provides information on these. Complete documentation for other operating systems can be found in the their respective reference guides. Device drivers are documented along with the corresponding peripheral documentation. The documentation is listed in the following table; click the name to open the document.

Table 1: OS and Libraries Document Collection Contents

| Document Name                                         | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LibXil Standard C Libraries                           | Describes the software libraries available for the embedded processors.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Standalone (v.3.11.a)                                 | The Standalone platform is a single-threaded, simple operating system (OS) platform that provides the lowest layer of software modules used to access processor-specific functions. Some typical functions offered by the Standalone platform include setting up the interrupts and exceptions systems, configuring caches, and other hardware specific functions. The Hardware Abstraction Layer (HAL) is described in this document.                                                         |
| Xilkernel (v5.01.a)                                   | Xilkernel is a simple embedded processor kernel that can be customized to a large degree for a given system. Xilkernel has the key features of an embedded kernel such as multi-tasking, priority-driven preemptive scheduling, inter-process communication, synchronization facilities, and interrupt handling. Xilkernel is small, modular, user-customizable, and can be used in different system configurations. Applications link statically with the kernel to form a single executable. |
| LibXil FATFile System (FATFS) (v1.00.a)               | The XiIFATFS FAT file system access library provides read and write access to files stored on a Xilinx System ACE™ compact flash or microdrive device.                                                                                                                                                                                                                                                                                                                                         |
| LibXil Memory File System (MFS) (v1.00.a)             | Describes a simple, memory-based file system that can reside in RAM, ROM, or Flash memory.                                                                                                                                                                                                                                                                                                                                                                                                     |
| lwIP 1.4.0 Library (v1.06.a)                          | Describes the SDK port of the third party networking library, Light Weight IP (lwIP) for embedded processors.                                                                                                                                                                                                                                                                                                                                                                                  |
| LibXil Flash (v3.04.a)                                | Describes the functionality provided in the flash programming library. This library provides access to flash memory devices that conform to the Common Flash Interface (CFI) standard. Intel and AMD CFI devices for some specific part layouts are currently supported.                                                                                                                                                                                                                       |
| LibXil Isf (v3.02.a)                                  | Describes the In System Flash hardware library, which enables higher-layer software (such as an application) to communicate with the Isf. LibXil Isf supports the Xilinx In-System Flash and external Serial Flash memories from Atmel (AT45XXXD), Intel (S33), and ST Microelectronics (STM) (M25PXX).                                                                                                                                                                                        |
| LibXil SKey for Zynq-7000 AP SoC<br>Devices (v1.01.a) | The LibXil SKey Library provides a programming mechanism for user-defined eFUSE bits. PS eFUSE holds the RSA primary key hash bits and user feature bits, which can enable or disable some Zynq <sup>®</sup> -7000 processor features.PL eFUSE holds the AES key, the user key, and some feature bits. A user application (example) file is provided. This file allows you to write into the PS/PL eFUSE.                                                                                      |

<sup>©</sup> Copyright 2002 - 2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners..





# About the Libraries

The Standard C support library consists of the <code>newlib</code>, <code>libc</code>, which contains the standard C functions such as <code>stdio</code>, <code>stdlib</code>, and <code>string</code> routines. The math library is an enhancement over the <code>newlib</code> math library, <code>libm</code>, and provides the standard math routines.

The LibXil libraries consist of the following:

- LibXil Driver (Xilinx device drivers)
- LibXil MFS (Xilinx memory file system)
- LibXil Flash (a parallel flash programming library)
- LibXil Isf (a serial flash programming library)

There are two operating system options provided in the Xilinx software package: the Standalone Platform and Xilkernel.

The Hardware Abstraction Layer (HAL) provides common functions related to register IO, exception, and cache. These common functions are uniform across MicroBlaze™, PowerPC® 405, and PowerPC 440 processors. The Standalone platform document provides some processor specific functions and macros for accessing the processor-specific features.

Most routines in the library are written in C and can be ported to any platform. The Library Generator (Libgen) configures the libraries for an embedded processor, using the attributes defined in the Microprocessor Software Specification (MSS) file.

User applications must include appropriate headers and link with required libraries for proper compilation and inclusion of required functionality. These libraries and their corresponding include files are created in the processor \lib and \include directories, under the current project, respectively. The -I and -L options of the compiler being used should be leveraged to add these directories to the search paths. Libgen tailors the compilation of each software component. Refer to the "Libgen" and "Microprocessor Software Specification" chapters in the Embedded Systems Tools Reference Manual (UG111) for more information. See "Additional Resources," page 3 for a link to the document.



# Library Organization

The organization of the libraries is illustrated in the figure below. As shown, your application can interface with the components in a variety of ways. The libraries are independent of each other, with the exception of some interactions. For example, Xilkernel uses the Standalone platform internally. The LibXil Drivers and the Standalone form the lowermost hardware abstraction layer. The library and OS components rely on standard C library components. The math library, libm.a is also available for linking with the user applications.

**Note:** "LibXil Drivers" are the device drivers included in the software platform to provide an interface to the peripherals in the system. These drivers are provided along with SDK and are configured by Libgen. This document collection contains a section that briefly discusses the concept of device drivers and the way they integrate with the board support package in SDK.

Taking into account some restrictions and implications, which are described in the reference guides for each component, you can mix and match the component libraries.



Figure 1: Library Organization

# **Additional Resources**

## **Xilinx Resources**

- *ISE Design Suite* **14:** *Release Notes, Installation, and Licensing Guide* (UG631): <u>http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/irn.pdf</u>
- Xilinx® Documentation: http://www.xilinx.com/support/documentation.htm
- Xilinx Glossary: http://www.xilinx.com/support/documentation/sw\_manuals/glossary
- Xilinx Support: http://www.xilinx.com/support.htm



# **Additional Documentation**

The following documents are available online at: http://www.xilinx.com/ise/embedded/edk\_docs.htm.

Individual documents are linked below.

- EDK Concepts, Tools, and Techniques (UG683): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/edk\_ctt.pdf
- Embedded System Tools Reference Manual (UG111): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/est\_rm.pdf
- Platform Specification Format Reference Manual (UG642): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/psf\_rm.pdf
- EDK Profiling Guide (UG448): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/edk\_prof.pdf
- PowerPC 405 Processor Block Reference Guide (UG018): http://www.xilinx.com/support/documentation/user\_guides/ug018.pdf
- PowerPC 405 Processor Reference Guide (UG011): http://www.xilinx.com/support/documentation/user guides/ug011.pdf
- PowerPC 440 Embedded Processor Block in Virtex®-5 FPGAs (UG200): http://www.xilinx.com/support/documentation/user\_guides/ug200.pdf
- MicroBlaze Processor User Guide (UG081): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/mb\_ref\_guide.pdf
- SDK Help:
   <a href="http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/SDK\_Doc/index.html">http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/SDK\_Doc/index.html</a>
- XPS Help:
  <a href="http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/platform\_studio/platform\_studio\_start.htm">http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_7/platform\_studio/platform\_studio\_start.htm</a>

# Revision History

The following table lists the revision history of the OS and Libraries Document Collection

| Date       | Version | Revision                                                                                                                                                                                                                                    |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04/24/2012 | 14.1    | New versions of Standalone and LibXil Flash.                                                                                                                                                                                                |
| 07/25/2012 | 14.2    | <ul> <li>New version of LibXil Flash (v3.02.a)</li> <li>New version of LibXil ISF (v3.00.a)</li> <li>New version of IwIP (1.4.0 v1.02.a)</li> <li>New version of Standalone (v3.06.a)</li> </ul>                                            |
| 07/27/2012 | 14.2    | Updated links to additional resource documents on page 4.                                                                                                                                                                                   |
| 10/16/2012 | 14.3    | <ul> <li>New version of lwIP (1.4.0 v1.03.a)</li> <li>New version of Standalone (v3.07.a)</li> </ul>                                                                                                                                        |
| 12/18/2012 | 14.4    | <ul> <li>New version of Standalone (v3.08.a)</li> <li>New version of LibXil Flash (v3.03.a)</li> </ul>                                                                                                                                      |
| 03/20/2013 | 14.5    | <ul> <li>New version of Standalone (v3.09.a)</li> <li>New version of lwIP (v1.04.a)</li> <li>New version of LibXil ISF (v3.01.a)</li> <li>New version of LibXil Flash (v3.04.a)</li> <li>Removed Linux and VxWorks BSP sections.</li> </ul> |



| Date       | Version | Revision                                                                                                                                                                                                                            |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06/19/2013 | 14.6    | <ul> <li>New version of Standalone (v3.10.a)</li> <li>New version of IwIP (v1.05.a)</li> <li>New version of Xil Isf (v3.02.a)</li> <li>New docum,ent in collection, "LibXil SKey for Zynq-7000 AP SoC Devices," v1.00.a.</li> </ul> |
| 10/23/2013 | 14.7    | <ul> <li>New version of Standalone (v3.11.a)</li> <li>New version of lwlP (v1.06.a)</li> <li>New version of LibXil SKey (v1.01.a)</li> </ul>                                                                                        |





# LibXil Standard C Libraries

# Overview

The Xilinx® Software Development Kit (SDK) libraries and device drivers provide standard C library functions, as well as functions to access peripherals. The SDK libraries are automatically configured by Libgen for every project based on the Microprocessor Software Specification (MSS) file. These libraries and include files are saved in the current project lib and include directories, respectively. The -I and -L options of mb-gcc are used to add these directories to its library search paths.

# Additional Resources

- MicroBlaze Processor Reference Guide (UG081)
   http://www.xilinx.com/ise/embedded/mb\_ref\_guide.pdf
- Embedded System Tools Reference Manual (UG111): http://www.xilinx.com/support/documentation/sw\_manuals/xilinx14\_2/est\_rm.pdf

# Standard C Library (libc.a)

The standard C library, libc.a, contains the standard C functions compiled for the MicroBlaze<sup>TM</sup> processor or the PowerPC<sup>®</sup> processor. You can find the header files corresponding to these C standard functions in

<XILINX\_SDK>/gnu/cessor>/<platform>/cessor-lib>/include, where:

- <XILINX\_SDK> is the <Installation directory>
- cprocessor> is powerpc-eabi or microblaze
- <platform> is sol, nt, or lin
- cprocessor-lib> is powerpc-eabi or microblaze-xilinx-elf

#### The lib.c directories and functions are:

| _ansi.h    | fastmath.h | machine/  | reent.h  | stdlib.h  | utime.h |
|------------|------------|-----------|----------|-----------|---------|
| _syslist.h | fcntl.h    | malloc.h  | regdef.h | string.h  | utmp.h  |
| ar.h       | float.h    | math.h    | setjmp.h | sys/      |         |
| assert.h   | grp.h      | paths.h   | signal.h | termios.h |         |
| ctype.h    | ieeefp.h   | process.h | stdarg.h | time.h    |         |
| dirent.h   | limits.h   | pthread.h | stddef.h | unctrl.h  |         |
| errno.h    | locale.h   | pwd.h     | stdio.h  | unistd.h  |         |

Programs accessing standard C library functions must be compiled as follows:

For MicroBlaze processors:

```
mb-gcc <C files>
```

For PowerPC processors:

powerpc-eabi-gcc <C files>

The libc library is included automatically.

For programs that access libm math functions, specify the 1m option.

© 2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.





Refer to the "MicroBlaze Application Binary Interface (ABI)" section in the *MicroBlaze Processor Reference Guide (UG081)* for information on the C Runtime Library. "Additional Resources," page 1 contains a link to the document.

# Xilinx C Library (libxil.a)

The Xilinx C library, libxil.a, contains the following object files for the MicroBlaze processor embedded processor:

```
_exception_handler.o
_interrupt_handler.o
_program_clean.o
_program_init.o
```

Default exception and interrupt handlers are provided. The <code>libxil.a</code> library is included automatically.

Programs accessing Xilinx C library functions must be compiled as follows:

```
mb-gcc <C files>
```

# Input/Output Functions

The SDK libraries contains standard C functions for I/O, such as printf and scanf. These functions are large and might not be suitable for embedded processors.

The prototypes for these functions are in stdio.h.

**Note:** The C standard I/O routines such as printf, scanf, vfprintf are, by default, line buffered. To change the buffering scheme to no buffering, you must call setvbuf appropriately. For example:

```
setvbuf (stdout, NULL, _IONBF, 0);
```

These Input/Output routines require that a newline is terminated with both a CR and LF. Ensure that your terminal CR/LF behavior corresponds to this requirement.

Refer to the "Microprocessor Software Specification (MSS)" chapter in the *Embedded System Tools Reference Manual (UG111)* for information on setting the standard input and standard output devices for a system. "Additional Resources," page 1 contains a link to the document.

In addition to the standard C functions, the SDK processors (MicroBlaze processor and PowerPC 405 processor) library provides the following smaller I/O functions:

```
void print (char *)
```

This function prints a string to the peripheral designated as standard output in the Microprocessor Software Specification (MSS) file. This function outputs the passed string as is and there is no interpretation of the string passed. For example, a "\n" passed is interpreted as a new line character and not as a carriage return and a new line as is the case with ANSI C printf function.

```
void putnum (int)
```

This function converts an integer to a hexadecimal string and prints it to the peripheral designated as standard output in the MSS file.

```
void xil_printf (const *char ctrl1,...)
```

xil\_printf is a light-weight implementation of printf. It is much smaller in size (only 1 kB). It does not have support for floating point numbers. xil\_printf also does not support printing of long (such as 64-bit) numbers.

**Note:** About Format String Support:





The format string is composed of zero or more directives: ordinary characters (not %), which are copied unchanged to the output stream; and conversion specifications, each of which results in fetching zero or more subsequent arguments. Each conversion specification is introduced by the character %, and ends with a conversion specifier. In between there can be (in order) zero or more flags, an optional minimum field width and an optional precision. Supported flag characters are:

The character % is followed by zero or more of the following flags:

- The value should be zero padded. For d, x conversions, the converted value is padded on the left with zeros rather than blanks.

  If the 0 and flags both appear, the 0 flag is ignored.
- The converted value is to be left adjusted on the field boundary.
   (The default is right justification.) Except for n conversions, the converted value is padded on the right with blanks, rather than on the left with blanks or zeros. A overrides a 0 if both are given.

## Note: About Supported Field Widths:

Field widths are represented with an optional decimal digit string (with a nonzero in the first digit) specifying a minimum field width. If the converted value has fewer characters than the field width, it is padded with spaces on the left (or right, if the left-adjustment flag has been given). The supported conversion specifiers are:

- d The int argument is converted to signed decimal notation.
- 1 The int argument is converted to a signed long notation.
- x The unsigned int argument is converted to unsigned hexadecimal notation. The letters abcdef are used for x conversions.
- c The int argument is converted to an unsigned char, and the resulting character is written.
- s The const char\* argument is expected to be a pointer to an array of character type (pointer to a string).
  - Characters from the array are written up to (but not including) a terminating NULL character; if a precision is specified, no more than the number specified are written. If a precision s given, no null character need be present; if the precision is not specified, or is greater than the size of the array, the array must contain a terminating NULL character.





# Memory Management Functions

The MicroBlaze processor and PowerPC processor C libraries support the standard memory management functions such as malloc(), calloc(), and free(). Dynamic memory allocation provides memory from the program heap. The heap pointer starts at low memory and grows toward high memory. The size of the heap cannot be increased at runtime. Therefore an appropriate value must be provided for the heap size at compile time. The malloc() function requires the heap to be at least 128 bytes in size to be able to allocate memory dynamically (even if the dynamic requirement is less than 128 bytes). The return value of malloc must always be checked to ensure that it could actually allocate the memory requested.

# Arithmetic Operations

Software implementations of integer and floating point arithmetic is available as library routines in libgcc.a for both processors. The compiler for both the processors inserts calls to these routines in the code produced, in case the hardware does not support the arithmetic primitive with an instruction.

# **MicroBlaze Processor**

# **Integer Arithmetic**

By default, integer multiplication is done in software using the library function \_\_mulsi3. Integer multiplication is done in hardware if the mb-gcc option, -mno-xl-soft-mul, is specified.

Integer divide and mod operations are done in software using the library functions  $\__{divsi3}$  and  $\__{modsi3}$ . The MicroBlaze processor can also be customized to use a hard divider, in which case the div instruction is used in place of the  $\__{divsi3}$  library routine.

Double precision multiplication, division and mod functions are carried out by the library functions \_\_muldi3, \_\_divdi3, and \_\_moddi3, respectively.

The unsigned version of these operations correspond to the signed versions described above, but are prefixed with an  $\underline{\phantom{a}}$ u instead of  $\underline{\phantom{a}}$ .

#### Floating Point Arithmetic

All floating point addition, subtraction, multiplication, division, and conversions are implemented using software functions in the C library.

# **PowerPC Processor**

#### **Integer Arithmetic**

Integer addition and subtraction operations are provided in hardware; no specific software library is available for the PowerPC processor.

#### Floating Point Arithmetic

The PowerPC processor supports all floating point arithmetic implemented in the standard C library.

# Thread Safety

The standard C library provided with SDK is not built for a multi-threaded environment. STDIO functions like printf(), scanf() and memory management functions like malloc() and free() are common examples of functions that are not thread-safe. When using the C library in a multi-threaded environment, proper mutual exclusion techniques must be used to protect thread unsafe functions.





UG647 October 23, 2013

# Standalone (v.3.11.a)

# **Summary**

Standalone is the lowest layer of software modules used to access processor specific functions. Standalone is used when an application accesses board/processor features directly and is below the operating system layer.

This document contains the following sections:

- MicroBlaze Processor API
- PowerPC 405 Processor API
- PowerPC 440 Processor API
- Cortex A9 Processor API
- Xilinx Hardware Abstraction Layer
- Program Profiling
- Configuring the Standalone OS
- MicroBlaze MMU Example

# MicroBlaze Processor API

The following list is a summary of the MicroBlaze™ processor API sections. You can click on a link to go directly to the function section.

- MicroBlaze Processor Interrupt Handling
- MicroBlaze Processor Exception Handling
- MicroBlaze Processor Instruction Cache Handling
- MicroBlaze Processor Data Cache Handling
- MicroBlaze Processor Fast Simplex Link (FSL) Interface Macros
- MicroBlaze Processor FSL Macro Flags
- MicroBlaze Processor Pseudo-asm Macro Summary
- MicroBlaze Processor Version Register (PVR) Access Routine and Macros
- MicroBlaze Processor File Handling
- MicroBlaze Processor Errno

# MicroBlaze Processor Interrupt Handling

The interrupt handling functions help manage interrupt handling on MicroBlaze processor devices. To use these functions you must include the header file mb\_interface.h in your source code.

#### MicroBlaze Processor Interrupt Handling Function Descriptions

## void microblaze\_enable\_interrupts(void)

Enable interrupts on the MicroBlaze processor. When the MicroBlaze processor starts up, interrupts are disabled. Interrupts must be explicitly turned on using this function.

© 2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



# void microblaze\_disable\_interrupts(void)

Disable interrupts on the MicroBlaze processor. This function can be called when entering a critical section of code where a context switch is undesirable.

```
void microblaze_register_handler(XInterruptHandler
    Handler, void *DataPtr)
```

Register the interrupt handler for the MicroBlaze processor. This handler is invoked in turn, by the first level interrupt handler that is present in Standalone.

The first level interrupt handler saves and restores registers, as necessary for interrupt handling, so that the function you register with this handler can be dedicated to the other aspects of interrupt handling, without the overhead of saving and restoring registers.

# MicroBlaze Processor Exception Handling

This section describes the exception handling functionality available on the MicroBlaze processor. This feature and the corresponding interfaces are not available on versions of the MicroBlaze processor older than v3.00.a.

**Note:** These functions work correctly only when the parameters that determine hardware exception handling are configured appropriately in the MicroBlaze Microprocessor Hardware Specification (MHS) hardware block. For example, you can register a handler for divide by zero exceptions only if hardware divide by zero exceptions are enabled on the MicroBlaze processor. Refer to the *MicroBlaze Processor Reference Guide (UG081)* for information on how to configure these cache parameters. A link to that document can be found in "MicroBlaze Processor API," page 1.

# MicroBlaze Processor Exception Handler Function Descriptions

The following functions help manage exceptions on the MicroBlaze processor. You must include the mb\_interface.h header file in your source code to use these functions.

```
void microblaze_disable_exceptions(void)
```

Disable hardware exceptions from the MicroBlaze processor. This routine clears the appropriate "exceptions enable" bit in the model-specific register (MSR) of the processor.

```
void microblaze_enable_exceptions(void)
```

Enable hardware exceptions from the MicroBlaze processor. This routine sets the appropriate "exceptions enable" bit in the MSR of the processor.

```
void microblaze_register_exception_handler(Xuint8
```

ExceptionId, XExceptionHandler Handler, void \*DataPtr)

Register a handler for the specified exception type. Handler is the function that handles the specified exception.

DataPtr is a callback data value that is passed to the exception handler at run-time. By default the exception ID of the corresponding exception is passed to the handler.



Table 1 describes the valid exception IDs, which are defined in the microblaze\_exceptions\_i.h file.

Table 1: Valid Exception IDs

| Exception ID                       | Value | Description                                                                                                                                                         |
|------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XEXC_ID_FSL                        | 0     | FSL bus exceptions.                                                                                                                                                 |
| XEXC_ID_UNALIGNED_ACCESS           | 1     | Unaligned access exceptions.                                                                                                                                        |
| XEXC_ID_ <bus>_EXCEPTION(1)</bus>  | 2     | Exception due to a timeout from the Instruction side system bus.  Note: BUS can be OPB or PLB                                                                       |
| XEXC_ID_ILLEGAL_OPCODE             | 3     | Exception due to an attempt to execute an illegal opcode.                                                                                                           |
| XEXC_ID_D <bus>_EXCEPTION(1)</bus> | 4     | Exception due to a timeout on the Data side system bus.  BUS can be OPB or PLB                                                                                      |
| XEXC_ID_DIV_BY_ZERO                | 5     | Divide by zero exceptions from the hardware divide.                                                                                                                 |
| XEXC_ID_FPU                        | 6     | Exceptions from the floating point unit on the MicroBlaze processor.  Note: This exception is valid only on v4.00.a and later versions of the MicroBlaze processor. |
| XEXC_ID_MMU                        | 7     | Exceptions from the MicroBlaze processor MMU. All possible MMU exceptions are vectored to the same handler.                                                         |
|                                    |       | <b>Note:</b> This exception is valid only on v7.00.a and later versions of the MicroBlaze processor.                                                                |

By default, Standalone provides empty, no-op handlers for all the exceptions *except* unaligned exceptions. A default, fast, unaligned access exception handler is provided by Standalone.

An unaligned exception can be handled by making the corresponding aligned access to the appropriate bytes in memory. Unaligned access is transparently handled by the default handler. However, software that makes a significant amount of unaligned accesses will see the performance effects of this at run-time. This is because the software exception handler takes much longer to satisfy the unaligned access request as compared to an aligned access.

In some cases you might want to use the provision for unaligned exceptions to just trap the exception, and to be aware of what software is causing the exception. In this case, you should set breakpoints at the unaligned exception handler, to trap the dynamic occurrence of such an exception or register your own custom handler for unaligned exceptions.

**Note:** The lowest layer of exception handling, always provided by Standalone, stores volatile and temporary registers on the stack; consequently, your custom handlers for exceptions must take into consideration that the first level exception handler will have saved some state on the stack, before invoking your handler.

Nested exceptions are allowed by the MicroBlaze processor. The exception handler, in its prologue, re-enables exceptions. Thus, exceptions within exception handlers are allowed and handled. When the <code>predecode\_fpu\_exceptions</code> parameter is set to <code>true</code>, it causes the low-level exception handler to:

- Decode the faulting floating point instruction
- Determine the operand registers
- Store their values into two global variables

Send Feedback



You can register a handler for floating point exceptions and retrieve the values of the operands from the global variables. You can use the microblaze\_getfpex\_operand\_a() and microblaze\_getfpex\_operand\_b() macros.

**Note:** These macros return the operand values of the last floating point (FP) exception. If there are nested exceptions, you cannot retrieve the values of outer exceptions. An FP instruction might have one of the source registers being the same as the destination operand. In this case, the faulting instruction overwrites the input operand value and it is again irrecoverable.

# **MicroBlaze Processor Instruction Cache Handling**

The following functions help manage instruction caches on the MicroBlaze processor. You must include the  $xil\_cache.h$  header file in your source code to use these functions.

**Note:** These functions work correctly only when the parameters that determine the caching system are configured appropriately in the MicroBlaze Microprocessor Hardware Specification (MHS) hardware block. Refer to the *MicroBlaze Reference Guide (UG081)* for information on how to configure these cache parameters. "MicroBlaze Processor API," page 1 contains a link to this document.

# MicroBlaze Processor Instruction Cache Handling Function Descriptions

# void Xil\_ICacheEnable(void)

Enable the instruction cache on the MicroBlaze processor. When the MicroBlaze processor starts up, the instruction cache is disabled. The instruction cache must be explicitly turned on using this function.

#### void Xil\_ICacheDisable(void)

Disable the instruction cache on the MicroBlaze processor.

## void Xil\_ICacheInvalidate()

Invalidate the instruction icache.

**Note:** For MicroBlaze processors prior to version v7.20.a:

The cache and interrupts are disabled before invalidation starts and restored to their previous state after invalidation.

```
void Xil_ICacheInvalidateRange(unsigned int cache_addr,
    unsigned int cache_size)
```

Invalidate the specified range in the instruction icache. This function can be used for invalidating all or part of the instruction icache.

The parameter <code>cache\_addr</code> indicates the beginning of the cache location to be invalidated. The <code>cache\_size</code> represents the number of bytes from the <code>cache\_addr</code> to invalidate.

Note that *cache lines* are invalidated starting from the cache line to which cache\_addr belongs and ending at the cache line containing the address (cache\_addr + cache\_size - 1).

For example, Xil\_ICacheInvalidateRange (0x00000300, 0x100) invalidates the instruction cache region from 0x300 to 0x3ff (0x100 bytes of cache memory is cleared starting from 0x300).

If the L2 cache system (system cache) is present in the hardware system, this function invalidates relevant cache lines in the L2 cache as well. The invalidation starts with the L2 cache and moves to the L1 cache.



**Note:** For MicroBlaze processors prior to version v7.20.a: The cache and interrupts are disabled before invalidation starts and restored to their previous state after invalidation.

# MicroBlaze Processor Data Cache Handling

The following functions help manage data caches on the MicroBlaze processor. You must include the header file  $xil\_cache.h$  in your source code to use these functions.

**Note:** These functions work correctly only when the parameters that determine the caching system are configured appropriately in the MicroBlaze MHS hardware block. Refer to the *MicroBlaze Processor Reference Guide (UG081)* for information on how to configure these cache parameters. "MicroBlaze Processor API," page 1 contains a link to this document.

# **Data Cache Handling Functions**

# void Xil\_DCacheEnable(void)

Enable the data cache on the MicroBlaze processor. When the MicroBlaze processor starts up, the data cache is disabled. The data cache must be explicitly turned on using this function.

#### void Xil\_DCache\_Disable(void)

Disable the data cache on the MicroBlaze processor. If writeback caches are enabled in the MicroBlaze processor hardware, this function also flushes the dirty data in the cache back to external memory and invalidates the cache. For write through caches, this function does not do any extra processing other than disabling the cache.

If the L2 cache system is present in the hardware, this function flushes the L2 cache before disabling the DCache.

#### void Xil DCacheFlush()

Flush the entire data cache. This function can be used when write-back caches are turned on in the MicroBlaze processor hardware. Executing this function ensures that the dirty data in the cache is written back to external memory and the contents invalidated.

If the L2 cache system is present in the hardware, this function flushes the L2 cache first, before flushing the L1 cache.

```
void Xil_DCacheFlushRange(unsigned int cache_addr,
    unsigned int cache len)
```

Flush the specified data cache range. This function can be used when write-back caches are enabled in the MicroBlaze processor hardware. Executing this function ensures that the dirty data in the cache range is written back to external memory and the contents of the cache range are invalidated. Note that *cache lines* will be flushed starting from the cache line to which cache\_addr belongs and ending at the cache line containing the address (*cache\_addr* + *cache\_size-1*).

If the L2 cache system is present in the hardware, this function flushes the relevant L2 cache range first, before flushing the L1 cache range.

For example,  $Xil_DCacheFlushRange (0x00000300, 0x100)$  flushes the data cache region from 0x300 to 0x3ff (0x100 bytes of cache memory is flushed starting from 0x300).





#### void Xil\_DCacheInvalidate()

Invalidate the data cache.

If the L2 cache system is present in the hardware, this function invalidates the L2 cache first, before invalidating the L1 cache.

**Note:** For MicroBlaze processors prior to version v7.20.a:

The cache and interrupts are disabled before invalidation starts and restored to their previous state after invalidation.

```
void Xil_DCacheInvalidateRange(unsigned int cache_addr,
    unsigned int cache_size
```

Invalidate the data cache. This function can be used for invalidating all or part of the data cache. The parameter <code>cache\_addr</code> indicates the beginning of the cache location and <code>cache\_size</code> represents the size from <code>cache\_addr</code> to invalidate.

Note that *cache lines* will be invalidated starting from the cache line to which *cache\_addr* belongs and ending at the cache line containing the address ( $cache_addr + cache_size - 1$ ).

If the L2 cache system is present in the hardware, this function invalidates the relevant L2 cache range first, before invalidating the L1 cache range.

**Note:** For MicroBlaze processors prior to version v7.20.a:

The cache and interrupts are disabled before invalidation starts and restored to their previous state after invalidation.

For example, Xil\_DCacheInvalidateRange (0x00000300, 0x100) invalidates the data cache region from 0x300 to 0x3ff (0x100 bytes of cache memory is cleared starting from 0x300).

# Software Sequence for Initializing Instruction and Data Caches

Typically, before using the cache, your program must perform a particular sequence of cache operations to ensure that invalid/dirty data in the cache is not being used by the processor. This would typically happen during repeated program downloads and executions.

The following example snippets show the necessary software sequence for initializing instruction and data caches in your program.

```
/* Initialize ICache *//
Xil_ICacheInvalidate ();
Xil_ICacheEnable ();
/* Initialize DCache */
Xil_DCacheInvalidate ();
Xil_DCacheEnable ();
```

At the end of your program, you should also put in a sequence similar to the example snippet below. This ensures that the cache and external memory are left in a valid and clean state.

```
/* Clean up DCache. For writeback caches, the disable_dcache routine
  internally does the flush and invalidate. For write through caches,
  an explicit invalidation must be performed on the entire cache. */

#if XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK == 0
Xil_DCacheInvalidate ();
#endif
Xil_DCacheDisable ();
```



```
/* Clean up ICache */
Xil_ICacheInvalidate ();
Xil_ICacheDisable ();
```

# MicroBlaze Processor Fast Simplex Link (FSL) Interface Macros

Standalone includes macros to provide convenient access to accelerators connected to the MicroBlaze Fast Simplex Link (FSL) Interfaces.

# MicroBlaze Processor Fast Simplex Link (FSL) Interface Macro Summary

The following is a list of the available macros. Click on a macro name to go to the description of the active macros.

```
getfslx(val,id,flags)putdfslx(val,id,flags)putfslx(val,id,flags)tgetdfslx(val,id,flags)tgetfslx(val,id,flags)tputdfslx(val,id,flags)getd fslx(val,id,flags)fsl_isinvalid(invalid)fsl_iserror(error)
```

# **MicroBlaze Processor FSL Macro Descriptions**

The following macros provide access to all of the functionality of the MicroBlaze FSL feature in one simple and parameterized interface. Some capabilities are available on MicroBlaze v7.00.a and later only, as noted in the descriptions.

In the macro descriptions, val refers to a variable in your program that can be the source or sink of the FSL operation.

**Note:** id must be an integer *literal* in the basic versions of the macro (getfslx, putfslx, tgetfslx, tputfslx) and can be an integer literal or an integer variable in the dynamic versions of the macros (getdfslx, putdfslx, tgetdfslx, tputdfslx.)

You must include fsl.h in your source files to make these macros available.

```
getfslx(val,id,flags)
```

Performs a get function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is a literal in the range of 0 to 7 (0 to 15 for MicroBlaze v7.00.a and later). The semantics of the instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9.

```
putfslx(val,id,flags)
```

Performs a put function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is a literal in the range of 0 to 7 (0 to 15 for MicroBlaze processor v7.00.a and later).

The semantics of the instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9.

```
tgetfslx(val, id, flags)
```

Performs a test get function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is a literal in the ranging of 0 to 7 (0 to 15 for MicroBlaze v7.00.a and later). This macro can be used to test reading a single value from the FSL. The semantics of the instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9.





# tputfslx(val, id, flags)

Performs a put function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is a literal in the range of 0 to 7 (0 to 15 for MicroBlaze processor v7.00.a and later). This macro can be used to test writing a single value to the FSL. The semantics of the put instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9.

#### getd fslx(val,id,flags)

Performs a get function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is an integer value or variable in the range of 0 to 15. The semantics of the instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9. This macro is available on MicroBlaze processor v7.00.a and later only.

## putdfslx(val, id, flags)

Performs a put function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is an integer value or variable in the range of 0 to 15. The semantics of the instruction is determined by the valid FSL macro flags, which are listed in Table 2, page 9. This macro is available on MicroBlaze processor v7.00.a and later only.

# tgetdfslx(val,id,flags)

Performs a test get function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is an integer or variable in the range of 0 to 15. This macro can be used to test reading a single value from the FSL. The semantics of the instruction is determined by the valid FSL macro flags, listed in Table 2. This macro is available on MicroBlaze processor v7.00.a and later only.

## tputdfslx(val,id,flags)

Performs a put function on an input FSL of the MicroBlaze processor; id is the FSL identifier and is an integer or variable in the range of 0 to 15. This macro can be used to test writing a single value to the FSL. The semantics of the instruction is determined by the valid FSL macro flags, listed in Table 2. This macro is available on MicroBlaze processor v7.00.a and later only.

#### **fsl\_isinvalid**(invalid)

Checks if the last FSL operation returned valid data. This macro is applicable after invoking a non-blocking FSL put or get instruction. If there was no data on the FSL channel on a get, or if the FSL channel was full on a put, <code>invalid</code> is set to 1; otherwise, it is set to 0.

## fsl\_iserror(error)

This macro is used to check if the last FSL operation set an error flag. This macro is applicable after invoking a control FSL put or get instruction. If the control bit was set error is set to 1; otherwise, it is set to 0.



# **MicroBlaze Processor FSL Macro Flags**

Table 2 lists the available FSL Macro flags.

Table 2: FSL Macro Flags

| Flag                                         | Description                                                                                |
|----------------------------------------------|--------------------------------------------------------------------------------------------|
| FSL_DEFAULT                                  | Blocking semantics (on MicroBlaze processor v7.00.a and later this mode is interruptible). |
| FSL_NONBLOCKING                              | Non-blocking semantics. <sup>1</sup>                                                       |
| FSL_EXCEPTION                                | Generate exceptions on control bit mismatch. <sup>2</sup>                                  |
| FSL_CONTROL                                  | Control semantics.                                                                         |
| FSL_ATOMIC                                   | Atomic semantics. A sequence of FSL instructions cannot be interrupted.                    |
| FSL_NONBLOCKING_EXCEPTION                    | Combines non-blocking and exception semantics.                                             |
| FSL_NONBLOCKING_CONTROL                      | Combines non-blocking and control semantics.                                               |
| FSL_NONBLOCKING_ATOMIC                       | Combines non-blocking and atomic semantics.                                                |
| FSL_EXCEPTION_CONTROL                        | Combines exception and control semantics.                                                  |
| FSL_EXCEPTION_ATOMIC                         | Combines exception and atomic semantics.                                                   |
| FSL_CONTROL_ATOMIC                           | Combines control and atomic semantics.                                                     |
| FSL_NONBLOCKING_EXCEPTION_<br>CONTROL        | Combines non-blocking, exception, and control semantics. <sup>2</sup>                      |
| FSL_NONBLOCKING_EXCEPTION_<br>ATOMIC         | Combines non-blocking, exception, and atomic semantics.                                    |
| FSL_NONBLOCKING_CONTROL_<br>ATOMIC           | Combines non-blocking, atomic, and control semantics.                                      |
| FSL_EXCEPTION_CONTROL_<br>ATOMIC             | Combines exception, atomic, and control semantics.                                         |
| FSL_NONBLOCKING_EXCEPTION_<br>CONTROL_ATOMIC | Combines non-blocking, exception, control, and atomic semantics.                           |

<sup>1.</sup> When non-blocking semantics are not applied, blocking semantics are implied.

## Deprecated MicroBlaze Processor Fast Simplex Link (FSL) Macros

The following macros are deprecated:

Performs a blocking data get function on an input FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7. This macro is uninterruptible.

## putfsl(val, id) (deprecated)

Performs a blocking data put function on an output FSL of the MicroBlaze processor; ia is the FSL identifier in the range of 0 to 7. This macro is uninterruptible.

Send Feedback

 $<sup>2. \ \</sup> This \ combination \ of \ flags \ is \ available \ only \ on \ MicroBlaze \ processor \ v7.00.a \ and \ later \ versions.$ 



# ngetfsl(val,id) (deprecated)

Performs a non-blocking data get function on an input FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7.

#### **nputfsl**(*val*, *id*) (deprecated)

Performs a non-blocking data put function on an output FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7.

#### **cgetfsl**(*val*, *id*) (deprecated)

Performs a blocking control get function on an input FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7. This macro is uninterruptible.

# cputfsl(val, id) (deprecated)

Performs a blocking control put function on an output FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7. This macro is uninterruptible.

#### ncgetfsl(val, id) (deprecated)

Performs a non-blocking control get function on an input FSL of the MicroBlaze processor; *id* is the FSL identifier in the range of 0 to 7.

#### **ncputfsl**(*val*, *id*) (deprecated)

Performs a non-blocking control put function on an output FSL of the MicroBlaze processor; id is the FSL identifier in the range of 0 to 7.

#### **getfsl\_interruptible**(*val*, *id*)(deprecated)

Performs repeated non-blocking data get operations on an input FSL of the MicroBlaze processor until valid data is actually fetched; id is the FSL identifier in the range of 0 to 7. Because the FSL access is non-blocking, interrupts will be serviced by the processor.

# putfsl\_interruptible(val, id)(deprecated)

Performs repeated non-blocking data put operations on an output FSL of the MicroBlaze processor until valid data is sent out; id is the FSL identifier in the range of 0 to 7. Because the FSL access is non-blocking, interrupts will be serviced by the processor.



```
cgetfsl_interruptible(val, id)(deprecated)
```

Performs repeated non-blocking control get operations on an input FSL of the MicroBlaze processor until valid data is actually fetched; id is the FSL identifier in the range of 0 to 7. Because the FSL access is non-blocking, interrupts are serviced by the processor.

```
cputfsl_interruptible(val, id)(deprecated)
```

Performs repeated non-blocking control put operations on an output FSL of the MicroBlaze processor until valid data is sent out; id is the FSL identifier in the range of 0 to 7. Because the FSL access is non-blocking, interrupts are serviced by the processor.

# **MicroBlaze Processor Pseudo-asm Macros**

Standalone includes macros to provide convenient access to various registers in the MicroBlaze processor. Some of these macros are very useful within exception handlers for retrieving information about the exception. To use these macros, you must include the mb\_interface.h header file in your source code.

#### MicroBlaze Processor Pseudo-asm Macro Summary

The following is a summary of the MicroBlaze processor pseudo-asm macros. Click on the macro name to go to the description.

```
mfgpr(rn)
mfmsr()
mfesr()
mfear()
mffsr()
mtmsr(v)
mtgpr(rn,v)
microblaze_getfpex_operand_a()
microblaze_getfpex_operand_b()
clz(v)
mbar(mask)
mb_swapb(v)
mb_swaph(v)
mb_sleep
```

#### MicroBlaze Processor Pseudo-asm Macro Descriptions

# **mfgpr** (xn)Return value from the general purpose register (GPR) xn.

```
mfmsr()
```

Return the current value of the MSR.

```
mfesr()
```

Return the current value of the Exception Status Register (ESR).

#### mfear( )

UG647 October 23, 2013

Return the current value of the Exception Address Register (EAR).

www.xilinx.com Send Feedback 11



#### mffsr()

Return the current value of the Floating Point Status (FPS).

#### $\mathtt{mtmsr}(v)$

Move the value v to MSR.

#### $\mathbf{mtgpr}(rn, v)$

Move the value v to GPR rn.

#### microblaze\_getfpex\_operand\_a( )

Return the saved value of operand A of the last faulting floating point instruction.

#### microblaze\_getfpex\_operand\_b( )

Return the saved value of operand B of the last faulting floating point instruction.

**Note:** Because of the way some of these macros have been written, they cannot be used as parameters to function calls and other such constructs.

#### clz(V)

Counts the number of leading zeros in the data specified by v

## mbar (mask)

This instruction ensures that outstanding memory accesses on memory interfaces are completed before any subsequent instructions are executed. mask value of 1 specifies data side barrier, mask value of 2 specifies instruction side barrier and mask value of 16 specifies to put the processor in sleep.

#### $mb_swapb(v)$

Swaps the bytes in the data specified bv v. This converts the bytes in the data from little endian to big endian or vice versa. So v contains a value of 0x12345678, the macro will return a value of 0x78563412.

#### $mb_swaph(v)$

Swaps the half words in the data specified by v. So if v has a value of 0x12345678, the macro will return a value of 0x56781234.

#### mb\_sleep

Puts the processor in sleep.



# MicroBlaze Processor Version Register (PVR) Access Routine and Macros

MicroBlaze processor v5.00.a and later versions have configurable Processor Version Registers (PVRs). The contents of the PVR are captured using the  $pvr_t$  data structure, which is defined as an array of 32-bit words, with each word corresponding to a PVR register on hardware. The number of PVR words is determined by the number of PVRs configured in the hardware. You should not attempt to access PVR registers that are not present in hardware, as the  $pvr_t$  data structure is resized to hold only as many PVRs as are present in hardware.

To access information in the PVR:

- Use the microblaze\_get\_pvr() function to populate the PVR data into a pvr\_t data structure
- In subsequent steps, you can use any one of the PVR access macros list to get individual data stored in the PVR.

**Note:** The PVR access macros take a parameter, which must be of type  $pvr_t$ .

## **PVR Access Routine**

The following routine is used to access the PVR. You must include pvr.h file to make this routine available.

# int microblaze\_get\_pvr(pvr\_t \*pvr)

Populate the PVR data structure to which pvr points with the values of the hardware PVR registers. This routine populates only as many PVRs as are present in hardware and the rest are zeroed. This routine is not available if C PVR is set to NONE in hardware.

## **PVR Macros**

The following processor macros are used to access the PVR. You must include pvr. h file to make these macros available.

Table 3 lists the MicroBlaze processor PVR macros and descriptions.

Table 3: PVR Access Macros

| Macro                          | Description                                                                                             |
|--------------------------------|---------------------------------------------------------------------------------------------------------|
| MICROBLAZE_PVR_IS_FULL(pvr)    | Return non-zero integer if PVR is of type FULL, 0 if basic.                                             |
| MICROBLAZE_PVR_USE_BARREL(pvr) | Return non-zero integer if hardware barrel shifter present.                                             |
| MICROBLAZE_PVR_USE_DIV(pvr)    | Return non-zero integer if hardware divider present.                                                    |
| MICROBLAZE_PVR_USE_HW_MUL(pvr) | Return non-zero integer if hardware multiplier present.                                                 |
| MICROBLAZE_PVR_USE_FPU(pvr)    | Return non-zero integer if hardware floating point unit (FPU) present.                                  |
| MICROBLAZE_PVR_USE_FPU2(pvr)   | Return non-zero integer if hardware floating point conversion and square root instructions are present. |
| MICROBLAZE_PVR_USE_ICACHE(pvr) | Return non-zero integer if I-cache present.                                                             |
| MICROBLAZE_PVR_USE_DCACHE(pvr) | Return non-zero integer if D-cache present.                                                             |



Table 3: PVR Access Macros (Cont'd)

| Macro                                        | Description                                                                                                                                                                                                                            |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MICROBLAZE_PVR_MICROBLAZE_VER (pvr)          | Return MicroBlaze processor version encoding. Refer to the MicroBlaze Processor Reference Guide (UG081) for mappings from encodings to actual hardware versions.  "MicroBlaze Processor API," page 1 contains a link to this document. |
| MICROBLAZE_PVR_USER1(pvr)                    | Return the USER1 field stored in the PVR.                                                                                                                                                                                              |
| MICROBLAZE_PVR_USER2(pvr)                    | Return the USER2 field stored in the PVR.                                                                                                                                                                                              |
| MICROBLAZE_PVR_INTERCONNECT(p                | Return non-zero if MicroBlaze processor has PLB interconnect; otherwise return zero.                                                                                                                                                   |
| MICROBLAZE_PVR_D_PLB(pvr)                    | Return non-zero integer if Data Side PLB interface is present.                                                                                                                                                                         |
| MICROBLAZE_PVR_D_OPB(pvr)                    | Return non-zero integer if Data Side On-chip<br>Peripheral Bus (OPB) interface present.                                                                                                                                                |
| MICROBLAZE_PVR_D_LMB(pvr)                    | Return non-zero integer if Data Side Local Memory Bus (LMB) interface present.                                                                                                                                                         |
| MICROBLAZE_PVR_I_PLB(pvr)                    | Return non-zero integer if Instruction Side PLB interface is present.                                                                                                                                                                  |
| MICROBLAZE_PVR_I_OPB(pvr)                    | Return non-zero integer if Instruction side OPB interface present.                                                                                                                                                                     |
| MICROBLAZE_PVR_I_LMB(pvr)                    | Return non-zero integer if Instruction side LMB interface present.                                                                                                                                                                     |
| MICROBLAZE_PVR_INTERRUPT_IS_E (pvr)          | Return non-zero integer if interrupts are configured as edge-triggered.                                                                                                                                                                |
| MICROBLAZE_PVR_EDGE_IS_POSITI (pvr)          | VE Return non-zero integer if interrupts are configured as positive edge triggered.                                                                                                                                                    |
| MICROBLAZE_PVR_USE_MUL64(pvr)                | Return non-zero integer if MicroBlaze processor supports 64-bit products for multiplies.                                                                                                                                               |
| MICROBLAZE_PVR_OPCODE_OxO_ILL (pvr)          | Return non-zero integer if opcode 0x0 is treated as an illegal opcode.                                                                                                                                                                 |
| MICROBLAZE_PVR_UNALIGNED_EXCE (pvr)          | Return non-zero integer if unaligned exceptions are supported.                                                                                                                                                                         |
| MICROBLAZE_PVR_ILL_OPCODE_<br>EXCEPTION(pvr) | Return non-zero integer if illegal opcode exceptions are supported.                                                                                                                                                                    |
| MICROBLAZE_PVR_IOPB_EXCEPTION                | Return non-zero integer if I-OPB exceptions are supported.                                                                                                                                                                             |
| MICROBLAZE_PVR_DOPB_EXCEPTION                | Return non-zero integer if D-OPB exceptions are supported.                                                                                                                                                                             |
| MICROBLAZE_PVR_IPLB_EXCEPTION                | Return non-zero integer if I-PLB exceptions are supported.                                                                                                                                                                             |
| MICROBLAZE_PVR_DPLB_EXCEPTION                | Return non-zero integer if D-PLB exceptions are supported.                                                                                                                                                                             |
| MICROBLAZE_PVR_DIV_ZERO_EXCEP (pvr)          | Return non-zero integer if divide by zero exceptions are supported.                                                                                                                                                                    |



Table 3: PVR Access Macros (Cont'd)

| Macro                                        | Description                                                        |
|----------------------------------------------|--------------------------------------------------------------------|
| MICROBLAZE_PVR_FPU_EXCEPTION(pvr)            | Return non-zero integer if FPU exceptions are supported.           |
| MICROBLAZE_PVR_FSL_EXCEPTION(pvr)            | Return non-zero integer if FSL exceptions are present.             |
| MICROBLAZE_PVR_DEBUG_ENABLED(pvr)            | Return non-zero integer if debug is enabled.                       |
| MICROBLAZE_PVR_NUM_PC_BRK(pvr)               | Return the number of hardware PC breakpoints available.            |
| MICROBLAZE_PVR_NUM_RD_ADDR_BRK (pvr)         | Return the number of read address hardware watchpoints supported.  |
| MICROBLAZE_PVR_NUM_WR_ADDR_BRK (pvr)         | Return the number of write address hardware watchpoints supported. |
| MICROBLAZE_PVR_FSL_LINKS(pvr)                | Return the number of FSL links present.                            |
| MICROBLAZE_PVR_ICACHE_BASEADDR (pvr)         | Return the base address of the I-cache.                            |
| MICROBLAZE_PVR_ICACHE_HIGHADDR (pvr)         | Return the high address of the I-cache.                            |
| MICROBLAZE_PVR_ICACHE_ADDR_TAG_<br>BITS(pvr) | Return the number of address tag bits for the I-cache.             |
| MICROBLAZE_PVR_ICACHE_USE_FSL(pvr)           | Return non-zero if I-cache uses FSL links.                         |
| MICROBLAZE_PVR_ICACHE_ALLOW_WR (pvr)         | Return non-zero if writes to I-caches are allowed.                 |
| MICROBLAZE_PVR_ICACHE_LINE_LEN (pvr)         | Return the length of each I-cache line in bytes.                   |
| MICROBLAZE_PVR_ICACHE_BYTE_SIZE (pvr)        | Return the size of the D-cache in bytes.                           |
| MICROBLAZE_PVR_DCACHE_BASEADDR (pvr)         | Return the base address of the D-cache.                            |
| MICROBLAZE_PVR_DCACHE_HIGHADDR (pvr)         | Return the high address of the D-cache.                            |
| MICROBLAZE_PVR_DCACHE_ADDR_TAG_<br>BITS(pvr) | Return the number of address tag bits for the D-cache.             |
| MICROBLAZE_PVR_DCACHE_USE_FSL(pvr)           | Return non-zero if the D-cache uses FSL links.                     |
| MICROBLAZE_PVR_DCACHE_ALLOW_WR (pvr)         | Return non-zero if writes to D-cache are allowed.                  |
| MICROBLAZE_PVR_DCACHE_LINE_LEN (pvr)         | Return the length of each line in the D-cache in bytes.            |
| MICROBLAZE_PVR_DCACHE_BYTE_SIZE (pvr)        | Return the size of the D-cache in bytes.                           |
| MICROBLAZE_PVR_TARGET_FAMILY(pvr)            | Return the encoded target family identifier.                       |



Table 3: PVR Access Macros (Cont'd)

| Масго                          | Description                                                                                                                                                                                                                       |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MICROBLAZE_PVR_MSR_RESET_VALUE | Refer to the <i>MicroBlaze Processor Reference Guide (UG081)</i> for mappings from encodings to target family name strings. "MicroBlaze Processor API," page 1 contains a link to this document.                                  |
| MICROBLAZE_PVR_MMU_TYPE(pvr)   | Returns the value of C_USE_MMU. Refer to the <i>MicroBlaze Processor Reference Guide</i> ( <i>UG081</i> ) for mappings from MMU type values to MMU function. "MicroBlaze Processor API," page 1 contains a link to this document. |

# MicroBlaze Processor File Handling

The following routine is included for file handling:

```
int fcntl(int fd, int cmd, long arg);
```

A dummy implementation of fcntl(), which always returns 0, is provided. **fcntl** is intended to manipulate file descriptors according to the command specified by cmd. Because Standalone does not provide a file system, this function is included for completeness only.

#### MicroBlaze Processor Errno

The following routine provides the error number value:

```
int errno();
```

Return the global value of errno as set by the last C library call.

# PowerPC 405 Processor API

Standalone for the PowerPC® 405 processor contains boot code, cache, file and memory management, configuration, exception handling, time and processor-specific include functions.

The following is a list of the PowerPC 405 processor API sections. To go the function description, click the function name in the summary.

- "PowerPC 405 Processor Boot Code"
- "PowerPC 405 Processor Cache Functions"
- "PowerPC 405 Processor Exception Handling Function Summary"
- "PowerPC 405 Processor Files"
- "PowerPC 405 Processor Errno"
- "PowerPC 405 Processor Memory Management"
- "PowerPC 405 Processing Functions"
- "PowerPC 405 Processor-Specific Include Files"
- "PowerPC 405 Processor Time Functions"
- "PowerPC 405 Processor Fast Simplex Link Interface Macros"
- "PowerPC 405 Processor Pseudo-asm Macro Summary"
- "PowerPC 405 Macros for APU FCM User-Defined Instructions"



17

# PowerPC 405 Processor Boot Code

The boot. S file contains a minimal set of code for transferring control from the processor's reset location to the start of the application. Code in the boot. S consists of the two sections boot and boot0. The boot section contains only one instruction that is labeled with \_boot. During the link process, this instruction is mapped to the reset vector and the \_boot label marks the application's entry point. The boot instruction is a jump to the \_boot0 label. The \_boot0 label must reside within a  $\pm 23$ -bit address space of the \_boot label. It is defined in the boot0 section. The code in the boot0 section calculates the 32-bit address of the \_start label and jumps to that address.

# **PowerPC 405 Processor Cache Functions**

The xcache\_1.c file and corresponding xcache\_1.h include file provide access to the following cache and cache-related operations

# **PowerPC 405 Processor Cache Function Summary**

The following are links to the function descriptions. Click on the name to go to that function.

```
void XCache_WriteCCR0(unsigned int val)
void XCache_EnableDCache(unsigned int regions)
void XCache_DisableDCache(void)
void XCache_FlushDCacheLine(unsigned int adr)
void XCache_InvalidateDCacheLine(unsigned int adr)
void XCache_FlushDCacheRange(unsigned int adr, unsigned len)
void XCache_InvalidateDCacheRange(unsigned int adr, unsigned len)
void XCache_StoreDCacheLine(unsigned int adr);
void XCache_EnablelCache(unsigned int regions);
void XCache_DisablelCache(void);
void XCache_InvalidatelCache(void);
void XCache_InvalidatelCacheLine(unsigned int adr)
```

# PowerPC 405 Processor Cache Function Descriptions

```
void XCache_WriteCCR0 (unsigned int val)
```

Writes an integer value to the CCR0 register. Below is a sample code sequence. Before writing to this register, the instruction cache must be enabled to prevent a lockup of the processor core. After writing the CCR0, the instruction cache can be disabled, if not needed.

```
\label{thm:cache_enable} $$XCache\_EnableICache(0x80000000) /* enable instruction cache for first 128 $$MB memory region */ $$XCache\_WriteCCRO(0x2700E00) /* enable 8 word pre-fetching */ $$XCache\_DisableICache() /* disable instruction cache */ $$
```

#### void XCache\_EnableDCache(unsigned int regions)

Enables the data cache for a specific memory region. Each bit in the regions parameter represents 128 MB of memory.

A value of 0x80000000 enables the data cache for the first 128 MB of memory (0 - 0x07FFFFFF). A value of 0x1 enables the data cache for the last 128 MB of memory (0xF8000000 - 0xFFFFFFFFF).

#### void XCache\_DisableDCache(void)

Disables the data cache for all memory regions.

UG647 October 23, 2013 <u>www.xilinx.com</u> Send Feedback



# void XCache\_FlushDCacheLine(unsigned int adr)

Flushes and invalidates the data cache line that contains the address specified by the *adr* parameter. A subsequent data access to this address results in a cache miss and a cache line refill.

#### void XCache\_InvalidateDCacheLine (unsigned int adr)

Invalidates the data cache line that contains the address specified by the <code>adr</code> parameter. If the cache line is currently dirty, the modified contents are lost and are **not** written to system memory. A subsequent data access to this address results in a cache miss and a cache line refill.

#### void **XCache\_FlushDCacheRange** (unsigned int adr, unsigned len)

Flushes and invalidates the data cache lines that are described by the address range starting from adr and len bytes long. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

# void XCache\_InvalidateDCacheRange(unsigned int adr, unsigned len)

Invalidates the data cache lines that are described by the address range starting from adr and len bytes long. If a cache line is currently dirty, the modified contents are lost and are *not* written to system memory. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

#### void XCache\_StoreDCacheLine(unsigned int adr);

Stores in memory the data cache line that contains the address specified by the <code>adr</code> parameter. A subsequent data access to this address results in a cache hit if the address was already cached; otherwise, it results in a cache miss and cache line refill.

## void XCache\_EnableICache(unsigned int regions);

Enables the instruction cache for a specific memory region. Each bit in the *regions* parameter represents 128 MB of memory.

A value of 0x80000000 enables the instruction cache for the first 128 MB of memory (0 - 0x07FFFFFF). A value of 0x1 enables the instruction cache for the last 128 MB of memory (0xF8000000 - 0xFFFFFFFFF).

#### void XCache\_DisableICache(void);

Disables the instruction cache for all memory regions.

#### void XCache InvalidateICache(void);

Invalidates the whole instruction cache. Subsequent instructions produce cache misses and cache line refills.



# void **XCache\_InvalidateICacheLine**(unsigned int adr)

Invalidates the instruction cache line that contains the address specified by the *adr* parameter. A subsequent instruction to this address produces a cache miss and a cache line refill.

# PowerPC 405 Processor Exception Handling

An exception handling API is provided in Standalone. For an in-depth explanation on how exceptions and interrupts work on the PowerPC processor, refer to the chapter "Exceptions and Interrupts" in the *PowerPC Processor Reference Guide (UG011)*. A link to this document is provided in "MicroBlaze Processor API," page 1.

**Note:** Exception handlers do not automatically reset (disable) the wait state enable bit in the MSR when returning to user code. You can force exception handlers to reset the Wait-Enable bit to zero on return from all exceptions by compiling Standalone with the preprocessor symbol PPC405\_RESET\_WE\_ON\_RFI defined. You can add this to the compiler flags associated with the libraries. This pre-processor define turns the behavior on.

The exception handling API consists of a set of the files xvectors.S, xexception\_l.c, and the corresponding header file xexception l.h.

For additional information on interrupt handing, refer to the "Interrupt Management" appendix in the *Embedded System Tools Reference Manual (UG111)*.

# PowerPC 405 Processor Exception Handling Function Summary

The following are links to the function descriptions. Click on the name to go to that function.

```
void XExc_Init(void)
void XExc_RegisterHandler(Xuint8 ExceptionId,XExceptionHandler Handler, void *DataPtr)
void XExc_RemoveHandler(Xuint8 ExceptionId)
void XExc_mEnableExceptions (EnableMask)
void XExc_mDisableExceptions (DisableMask)
```

## PowerPC 405 Processor Exception Handling Function Descriptions

```
void XExc Init(void)
```

Sets up the interrupt vector table and registers a "do nothing" function for each exception. This function has no parameters and does not return a value.

This function must be called before registering any exception handlers or enabling any interrupts. When using the exception handler API, this function should be called at the beginning of your main() routine.

**IMPORTANT:** If you are not using the default linker script, you need to reserve memory space for storing the vector table in your linker script. The memory space must begin on a 64 k boundary.

The linker script entry should look like this example:

For further information on linker scripts, refer to the Linker documentation.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 19



Registers an exception handler for a specific exception; does not return a value. Refer to the following table for a list of exception types and their values.

#### The parameters are:

- ExceptionId is of parameter type Xuint8, and is the exception to which this handler should be registered. The type and the values are defined in the xexception\_1.h header file. The following table lists the exception types and possible values.
- Handler is an XExceptionHandler parameter which is the pointer to the exception handling function.
- DataPtr is of parameter type void \* and is the user value to be passed when the handling function is called.

Table 4: Registered Exception Types and Values

| Exception Type                   | Value |
|----------------------------------|-------|
| XEXC_ID_MACHINE_CHECK            | 1     |
| XEXC_ID_CRITICAL_INT             | 2     |
| XEXC_ID_DATA_STORAGE_INT         | 3     |
| XEXC_ID_INSTRUCTION_STORAGE_INT  | 4     |
| XEXC_ID_NON_CRITICAL_INT         | 5     |
| XEXC_ID_ALIGNMENT_INT            | 6     |
| XEXC_ID_PROGRAM_INT              | 7     |
| XEXC_ID_FPU_UNAVAILABLE_INT      | 8     |
| XEXC_ID_SYSTEM_CALL              | 9     |
| XEXC_ID_APU_AVAILABLE            | 10    |
| XEXC_ID_PIT_INT                  | 11    |
| XEXC_ID_FIT_INT                  | 12    |
| XEXC_ID_WATCHDOG_TIMER_INT       | 13    |
| XEXC_ID_DATA_TLB_MISS_INT        | 14    |
| XEXC_ID_INSTRUCTION_TLB_MISS_INT | 15    |
| XEXC_ID_DEBUG_INT                | 16    |

The function provided as the *Handler* parameter must have the following function prototype:

```
typedef void (*XExceptionHandler)(void * DataPtr);
```

This prototype is declared in the xexception\_1.h header file.

When this exception handler function is called, the parameter <code>DataPtr</code> contains the same value as you provided when you registered the handler.

void XExc\_RemoveHandler(Xuint8 ExceptionId)

De-register a handler function for a given exception. For possible values of parameter *ExceptionId*, refer to Table 7, page 38.



# void XExc\_menableExceptions (EnableMask)

Enable exceptions. This macro must be called after initializing the vector table with function <code>exception\_Init</code> and registering exception handlers with function <code>XExc\_RegisterHandler</code>. The parameter <code>EnableMask</code> is a bitmask for exceptions to be enabled. The <code>EnableMask</code> parameter can have the values <code>XEXC\_CRITICAL</code>, <code>XEXC\_NON\_CRITICAL</code>, or <code>XEXC\_ALL</code>.

```
void XExc_mDisableExceptions (DisableMask)
```

Disable exceptions. The parameter DisableMask is a bitmask for exceptions to be disabled. The DisableMask parameter can have the values XEXC\_CRITICAL, XEXC\_NON\_CRITICAL, or XEXC\_ALL.

# **PowerPC 405 Processor Files**

File support is limited to the stdin and stdout streams; consequently, the following functions are not necessary:

- open() (in open.c)
- close() (in close.c)
- fstat() (in fstat.c)
- unlink() (in unlink.c)
- lseek() (in lseek.c)

These files are included for completeness and because they are referenced by the C library.

```
int read(int fd, char *buf, int nbytes)
```

The read() function in read.c reads nbytes bytes from the standard input by calling inbyte(). It blocks until all characters are available, or the end of line character is read. The read() function returns the number of characters read. The fd parameter is ignored.

```
int write(int fd, char *buf, int nbytes)
```

Writes nbytes bytes to the standard output by calling outbyte(). It blocks until all characters have been written. The write() function returns the number of characters written. The fd parameter is ignored.

```
int isatty(int fd)
```

Reports if a file is connected to a tty. This function always returns 1, Because only the stdin and stdout streams are supported.

```
int fcntl(int fd, int cmd, long arg);
```

A dummy implementation of fcnt1, which always returns 0. fcnt1 is intended to manipulate file descriptors according to the command specified by cmd. Because Standalone does not provide a file system, this function is not used.

Send Feedback 21



# PowerPC 405 Processor Errno

int errno()

Returns the global value of errno as set by the last C library call.

# **PowerPC 405 Processor Memory Management**

char \*sbrk(int nbytes)

Allocates *nbytes* of heap and returns a pointer to that piece of memory. This function is called from the memory allocation functions of the C library.

# **PowerPC 405 Processing Functions**

The functions getpid() in getpid.c and kill() in kill.c are included for completeness and because they are referenced by the C library.

# PowerPC 405 Processor-Specific Include Files

The xreg405.h include file contains the register numbers and the register bits for the PowerPC 405 processor.

The xpseudo-asm.h include file contains the definitions for the most often used inline assembler instructions, available as macros. These can be very useful for tasks such as setting or getting special purpose registers, synchronization, or cache manipulation.

These inline assembler instructions can be used from drivers and user applications written in C.

#### PowerPC 405 Processor Time Functions

The  $xtime_1.c$  file and corresponding  $xtime_1.h$  include file provide access to the 64-bit time base counter inside the PowerPC core. The counter increases by one at every processor cycle.

The sleep.c file and corresponding sleep.h include file implement sleep functions. Sleep functions are implemented as busy loops



# **PowerPC 405 Processor Time Function Summary**

The following are links to the function descriptions. Click on the name to go to that function.

```
typedef unsigned long long XTime
void XTime_SetTime(XTime xtime)
void XTime_GetTime(XTime *xtime)
void XTime_TSRClearStatusBits(unsigned long Bitmask)
void XTime_PITSetInterval(unsigned long interval)
void XTime_PITEnableInterrupt(void)
void XTime_PITDisableInterrupt(void)
void XTime_PITEnableAutoReload(void)
void XTime_PITDisableAutoReload(void)
void XTime_PITClearInterrupt(void)
void XTime_FITEnableInterrupt(void)
void XTime_FITDisableInterrupt(void)
void XTime_FITClearInterrupt(void)
void XTime_FITSetPeriod(unsigned long Period)
void XTime_WDTEnableInterrupt(void)
void XTime_WDTDisableInterrupt(void)
void XTime_WDTClearInterrupt(void)
void XTime_WDTSetPeriod(unsigned long Period)
void XTime_WDTResetControl(unsigned long ControlVal)
void XTime_WDTEnableNextWatchdog(void)
void XTime_WDTClearResetStatus(void)
unsigned int usleep(unsigned int _useconds)
unsigned int sleep(unsigned int _seconds)
int nanosleep(const struct timespec *rqtp, struct timespec *rmtp)
```

# **PowerPC 405 Processor Time Function Descriptions**

typedef unsigned long long XTime

The XTime type in xtime\_1.h represents the Time Base register. This struct consists of the Time Base Low (TBL) and Time Base High (TBH) registers, each of which is a 32-bit wide register.

The definition of XTime is as follows:

typedef unsigned long long XTime;

void XTime\_SetTime(XTime xtime)

Sets the time base register to the value in xtime.

Send Feedback 23



void XTime\_GetTime(XTime \*xtime)

Writes the current value of the time base register to variable xtime.

void XTime\_TSRClearStatusBits(unsigned long Bitmask)

Clears bits in the Timer Status Register (TSR). The parameter Bitmask designates the bits to be cleared. A value of 1 in any position of the Bitmask parameter clears the corresponding bit in the TSR. This function does not return a value.

#### Example:

XTime\_TSRClearStatusBits(TSR\_CLEAR\_ALL);

Table 5 contains the values for the Bitmask parameters which are specified in the xreg405.h header file.

Table 5: Bitmask Parameter Values

| Name                              | Value      | Description                                                                                                                                       |
|-----------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| XREG_TSR_WDT_ENABLE_NEXT_WATCHDOG | 0x80000000 | Clearing this bit disables the watchdog timer event                                                                                               |
| XREG_TSR_WDT_INTERRUPT_STATUS     | 0x40000000 | Clears the Watchdog Timer<br>Interrupt Status bit. This bit is<br>set after a watchdog interrupt<br>occurs                                        |
| XREG_TSR_WDT_RESET_STATUS_11      | 0x30000000 | Clears the Watchdog Timer<br>Reset Status bits. These bits<br>specify the type of reset that<br>occurred as a result of a<br>watchdog timer event |
| XREG_TSR_PIT_INTERRUPT_STATUS     | 0x08000000 | Clears the Programmable<br>Interval Timer (PIT) Status<br>bit. This bit is set after a PIT<br>interrupt occurrence                                |
| XREG_TSR_FIT_INTERRUPT_STATUS     | 0x04000000 | Clears the Fixed Interval<br>Timer Status (FIT) bit. This<br>bit is set after a FIT interrupt<br>has occurred                                     |
| XREG_TSR_CLEAR_ALL                | 0xfffffff  | Clears all bits in the TSR.<br>After a Reset, the content of<br>the TSR is not specified. Use<br>this Bitmask to clear all bits in<br>the TSR     |

void XTime\_PITSetInterval(unsigned long interval)

Loads a new value into the Programmable-Interval Timer Register. This register is a 32-bit decrementing counter clocked at the same frequency as the time-base register. Depending on the AutoReload setting the PIT is automatically reloaded with the last written value or must be reloaded manually. This function does not return a value.

#### Example:

XTime\_PITSetInterval(0x00ffffff);



#### void XTime\_PITEnableInterrupt(void)

Enables the generation of PIT interrupts. An interrupt occurs when the PIT register contains a value of 1, and is then decremented. This function does not return a value. XExc\_Init() must be called, the PIT interrupt handler must be registered, and exceptions must be enabled before calling this function.

#### Example:

```
XTime_PITEnableInterrupt();
```

#### void XTime\_PITDisableInterrupt(void)

Disables the generation of PIT interrupts. It does not return a value.

#### Example:

```
XTime_PITDisableInterrupt();
```

#### void XTime PITEnableAutoReload(void)

Enables the auto-reload function of the PIT Register. When auto-reload is enabled the PIT Register is automatically reloaded with the last value loaded by calling the <code>XTime\_PITSetInterval()</code> function when the PIT Register contains a value of 1 and is decremented. When auto-reload is enabled, the PIT Register never contains a value of 0. This function does not return a value.

#### Example:

```
XTime_PITEnableAutoReload();
```

## void XTime\_PITDisableAutoReload(void)

Disables the auto-reload feature of the PIT Register. When auto-reload is disabled the PIT decrements from 1 to 0. If it contains a value of 0 it stops decrementing until it is loaded with a non-zero value. This function does not return a value.

#### Example:

```
XTime_PITDisableAutoReload();
```

#### void XTime\_PITClearInterrupt(void)

Clears PIT-Interrupt-Status bit in the Timer-Status Register. This bit specifies whether a PIT interrupt occurred. You must call this function in your interrupt-handler to clear the Status bit, otherwise another PIT interrupt occurs immediately after exiting the interrupt handler function. This function does not return a value. Calling this function is equivalent to calling <code>XTime\_TSRClearStatusBits(XREG\_TSR\_PIT\_INTERRUPT\_STATUS)</code>.

# Example:

```
XTime_PITClearInterrupt();
```

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 25



#### void XTime\_FITEnableInterrupt(void)

Enable Fixed Interval Timer (FIT) interrupts.

#### Example:

```
XTime_FITEnableInterrupt();
```

# void XTime\_FITDisableInterrupt(void)

Disable Fixed Interval Timer (FIT) interrupts.

#### Example:

```
XTime_FITDisableInterrupt();
```

## void XTime\_FITClearInterrupt(void)

Clear Fixed Interval Timer (FIT) interrupt status bit. This function is equivalent to calling  $\mathtt{XTime\_TSRClearStatusBits}$  ( $\mathtt{XREG\_TSR\_FIT\_INTERRUPT\_STATUS}$ ).

#### Example:

```
XTime_FITDisableInterrupt();
```

# void XTime\_FITSetPeriod(unsigned long Period)

Set the Fixed Interval Timer (FIT) Period value. This value can be one of the following:

- XREG TCR FIT PERIOD 11 (2^21 clocks)
- XREG\_TCR\_FIT\_PERIOD\_10 (2^17 clocks)
- XREG\_TCR\_FIT\_PERIOD\_01 (2^13 clocks)
- XREG TCR FIT PERIOD 00 (2^9 clocks)

These values are defined in xreg405.h

#### Example:

```
XTime_FITSetPeriod(XREG_TCR_FIT_PERIOD_11);
```

#### void XTime\_WDTEnableInterrupt(void)

Enable Watchdog Timer (WDT) interrupts.

# Example:

```
XTime_WDTEnableInterrupt();
```

#### void XTime\_WDTDisableInterrupt(void)

Disable Watchdog Timer (WDT) interrupts.

#### Example:

XTime\_WDTDisableInterrupt();



#### void XTime\_WDTClearInterrupt(void)

Clear Watchdog Timer (WDT) interrupt status bit. Calling this function is equivalent to calling XTime\_TSRClearStatusBits(XREG\_TSR\_WDT\_INTERRUPT\_STATUS).

#### Example:

```
XTime_WDTClearInterrupt();
```

void XTime\_WDTSetPeriod(unsigned long Period)

Set the period for a Watchdog Timer (WDT) event.

#### Example:

```
XTime_WDTSetPeriod(0x10000);
```

void XTime\_WDTResetControl(unsigned long ControlVal)

Specify the type of reset that occurs as a result of a Watchdog Timer (WDT) event.

The control value may be one of the following:

- XREG\_WDT\_RESET\_CONTROL\_11 (System reset)
- XREG\_WDT\_RESET\_CONTROL\_10 (Chip reset)
- XREG\_WDT\_RESET\_CONTROL\_01 (processor reset)
- XREG\_WDT\_RESET\_CONTROL\_00 (no reset)

These values are defined in xreg405.h

#### Example:

```
XTime_WDTResetControl (XREG_WDT_RESET_CONTROL_11);
```

## void XTime\_WDTEnableNextWatchdog(void)

Enables Watchdog Timer (WDT) event.

#### Example:

```
XTime_WDTEnableNextWatchdog ();
```

#### void XTime\_WDTClearResetStatus(void)

Clear Watchdog Timer (WDT) reset status bits.

#### Example:

```
XTime_WDTClearResetStatus ();
```

Send Feedback

27



```
unsigned int usleep (unsigned int _useconds)
```

Delays the execution of a program by \_\_useconds microseconds. It always returns zero. This function requires that the processor frequency (in Hz) is defined. The default value of this variable is 400 MHz. This value can be overwritten in the Microprocessor Software Specification (MSS) file as follows:

```
BEGIN PROCESSOR

PARAMETER HW_INSTANCE = PPC405_i

PARAMETER DRIVER_NAME = cpu_ppc405

PARAMETER DRIVER_VER = 1.00.a

PARAMETER CORE_CLOCK_FREQ_HZ = 20000000

END
```

The xparameters. h file can be modified with the correct value also, as follows:

```
#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 20000000
```

```
unsigned int sleep(unsigned int _seconds)
```

Delays the execution of a program by what is specified in \_seconds. It always returns zero. This function requires that the processor frequency (in Hz) is defined. The default value of this variable is 400 MHz. This value can be overwritten in the Microprocessor Software Specification (MSS) file as follows:

```
BEGIN PROCESSOR

PARAMETER HW_INSTANCE = PPC405_i

PARAMETER DRIVER_NAME = cpu_ppc405

PARAMETER DRIVER_VER = 1.00.a

PARAMETER CORE_CLOCK_FREQ_HZ = 20000000

END
```

The file xparameters. h can also be modified with the correct value, as follows:

```
#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ 20000000
```

The nanosleep() function in sleep.c is not implemented. It is a placeholder for linking applications against the C library, and returns zero.

# PowerPC 405 Processor Fast Simplex Link Interface Macros

Standalone includes macros to provide convenient access to accelerators connected to the PowerPC 405 processor Auxiliary Processing Unit (APU) over the FSL interfaces.

# PowerPC 405 Processor Fast Simplex Link Interface Macro Summary

The following is a linked list the macros; click on a macro name to go to the description.

```
getfsl(val, id)
putfsl(val, id)
getfsl_interruptible(val, id)
ngetfsl(val, id)
ngetfsl(val, id)
putfsl_interruptible(val, id)
putfsl_interruptible(val, id)
cgetfsl(val, id)
cgetfsl(val, id)
cputfsl_interruptible(val, id)
cputfsl_interruptible(val, id)
cputfsl(val, id)
fsl_isinvalid(invalid)
ncgetfsl(val, id)
fsl_iserror(error)
```

Send Feedback ber 23, 2013



## PowerPC 405 Processor FSL Interface Macro Descriptions

In the macros, val refers to a variable in your program that can be the source or sink of the FSL operation. You must include the fsl.h header file in your source files to make these macros available.

## getfsl(val, id)

Performs a blocking data get function on an input FSL interface; id is the FSL identifier in the range of 0 to 31. This macro is interruptible.

# putfsl(val, id)

Performs a blocking data put function on an output FSL interface; id is the FSL identifier in the range of 0 to 31. This macro is interruptible.

## ngetfsl(val, id)

Performs a non-blocking data get function on an input FSL interface; id is the FSL identifier in the range of 0 to 31.

#### nputfsl(val, id)

Performs a non-blocking data put function on an output FSL interface; id is the FSL identifier in the range of 0 to 31.

## cgetfsl(val, id)

Performs a blocking control get function on an input FSL interface; *id* is the FSL identifier in the range of 0 to 31. This macro is interruptible.

## cputfsl(val, id)

Performs a blocking control put function on an output FSL interface; id is the FSL identifier in the range of 0 to 31. This macro is interruptible.

## ncgetfsl(val, id)

Performs a non-blocking control get function on an input FSL interface; id is the FSL identifier in the range of 0 to 31.

## ncputfsl(val, id)

This macro performs a non-blocking data control function on an output FSL interface; id is the FSL identifier in the range of 0 to 31.

## getfsl\_interruptible(val, id)

www.xilinx.com

This macro is aliased to getfsl(val,id).

Send Feedback 29



## putfsl\_interruptible(val, id)

This macro is aliased to putfsl (val, id).

## cgetfsl\_interruptible(val, id)

This macro is aliased to cgetfsl (val, id).

#### cputfsl\_interruptible(val, id)

This macro is aliased to cputfsl (val, id).

#### fsl\_isinvalid(invalid)

Checks to determine if the last FSL operation returned valid data. This macro is applicable after invoking a non-blocking FSL put or get instruction. If there was no data on the FSL channel on a get, or if the FSL channel was full on a put, then invalid is set to 1; otherwise, invalid is set to 0.

#### fsl\_iserror(error)

Checks to determine if the last FSL operation set an error flag. This macro is applicable after invoking a control FSL put or get instruction. If the control bit was set error is set to 1; otherwise, it is set to 0.

## PowerPC 405 Processor Pseudo-asm Macro

Standalone includes macros to provide convenient access to various registers on the PowerPC 405 processor. You must include the header file  $xpseudo_asm.h$  in your source code to use these APIs.

## PowerPC 405 Processor Pseudo-asm Macro Summary

The following is a linked list of the Pseudo-asm Macros; click on a macro name to go to the description.

| mfgpr(rn)    | icbi(adr)   | lbz(adr)        |
|--------------|-------------|-----------------|
| mfspr(rn)    | icbt(adr)   | lhz(adr)        |
| mfmsr()      | isync       | lwz(adr)        |
| mfdcr(rn)    | dccci(adr)  | stb(adr,val)    |
| mtdcr(rn,v)  | dcbi(adr)   | sth(adr,val)    |
| mtevpr(addr) | dcbst(adr)  | stw(adr,val)    |
| mtspr(rn,v)  | dcbf(adr)   | lhbrx(adr)      |
| mtgpr(rn,v)  | dcread(adr) | lwbrx(adr)      |
| iccci        | eieio       | sthbrx(adr,val) |
|              | sync        | stwbrx(adr,val) |

# PowerPC 405 Processor Pseudo-asm Macro Descriptions

#### mfgpr (rn)

Return value from GPR rn.



# mfspr(rn)

Return the current value of the special purpose register (SPR) rn.

## mfmsr()

Return value from MSR.

## mfdcr(rn)

Return value from the device control register (DCR) rn.

## mtdcr(rn, v)

Move the value v to DCR rn.

#### mtevpr(addr)

Move the value addr to the exception vector prefix register (EVPR).

# $\mathtt{mtspr}(\mathit{rn}, \mathit{v})$

Move the value v to SPR rn.

## $\mathbf{mtgpr}(rn, v)$

Move the value v to GPR rn.

# iccci

Invalidate the instruction cache congruence class (entire cache).

# icbi(adr)

Invalidate the instruction cache block at effective address adr.

## icbt (adr)

Touch the instruction cache block at effective address adr.

## isync

Execute the isync instruction.

## dccci (adr)

Invalidate the data cache congruence class represented by effective address adr.

# dcbi(adr)

Invalidate the data cache block at effective address adr.

Send Feedback

31



# dcbst (adr)

Store the data cache block at effective address adr.

## dcbf (adr)

Flush the data cache block at effective address adr.

## dcread (adr)

Read from data cache address adr.

#### eieio

Execute the eieio instruction.

#### sync

Execute the sync instruction.

#### **1bz** (*adr*)

Execute a load and return the byte value from address adr.

## lhz(adr)

Execute a load and return the word half-word value from address adr.

## lwz (adr)

Execute a load and return the word value from address adr.

# stb(adr, val)

Store the byte value in val into address adr.

# sth(adr, val)

Store the half-word value in val into address adr.

# stw(adr, val)

Store the word value in val into address adr.

## 1hbrx(adr)

Execute a Load Halfword Byte-Reversed Indexed instruction on effective address adx and return the value.

Send Feedback ber 23, 2013



#### lwbrx(adr)

Execute a Load Word Byte-Reversed Indexed instruction on effective address adr and return the value.

#### sthbrx(adr, val)

Execute a Store Halfword Byte-Reversed Indexed instruction on effective address adr, on value val.

## stwbrx(adr, val)

Execute a Store Word Byte-Reversed Indexed instruction on effective address *adx*, on value *va1*.

# PowerPC 405 Macros for APU FCM User-Defined Instructions

Macros are provided for using the user-defined instructions supported by the PowerPC 405 APU Fabric Coprocessor Module (FCM). There are a total of 16 user-defined instruction mnemonics provided: eight for instructions that modify the Condition Register (CR) and eight for the instructions that do not modify the CR. Because the meaning of the operands that these instructions take can be dynamically redefined, macros are provided for all combinations of operands. The user program must use the macros appropriately, in conjunction with higher level program flow.

**UDI**
$$< n > FCM(a, b, c, fmt)$$

Inserts the mnemonic for user-defined fcm instruction  $\mathbf n$  (that does not modify CR) into the user program. The user defined instruction, has  $\mathbf a$ ,  $\mathbf b$ ,  $\mathbf c$  as operands to it in that order. The way the operands are interpreted by the compiler, is determined by the format specifier given by  $\mathit{fmt}$ . The format specifier is explained further below.  $\mathbf n$  can range from 0 to 7. The mnemonic inserted is,  $\mathbf{udi} < n > \mathbf{fcm}$ .

Inserts the mnemonic for user-defined fcm instruction (that modifies CR) n into the user program. The user-defined instruction has a, b, c as operands to it in that order. The way the operands are interpreted by the compiler, is determined by the format specifier fmt. Table 6 lists the format specifier identifiers and descriptions. The value for n>1 has a range of 0 to 7. The mnemonic syntax is n=1 (note the period at the end).

Table 6: Format Specifier for UDI Instructions

| Identifier      | Meaning                                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FMT_GPR_GPR_GPR | Operands a, b, and c are general purpose registers                                                                                                            |
| FMT_GPR_GPR_IMM | Operands ${\tt a}$ and ${\tt b}$ are general purpose registers. Operand ${\tt c}$ is an immediate value representing an immediate constant or an FCM register |
| FMT_GPR_IMM_IMM | Operand a is a general purpose register.  Operands b and c are immediate values representing an immediate constant or an FCM register                         |
| FMT_IMM_GPR_GPR | Operands b and c are general purpose registers.  Operand a is an immediate value representing an immediate constant or an FCM register.                       |





Table 6: Format Specifier for UDI Instructions (Cont'd)

| Identifier      | Meaning                                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FMT_IMM_IMM_GPR | Operand ${\tt c}$ is a general purpose register. Operands ${\tt a}$ and ${\tt b}$ are immediate values representing an immediate constant or an FCM register. |
| FMT_IMM_IMM_IMM | All three operands are immediate values representing an immediate constant or an FCM register.                                                                |

# Processor API

Standalone contains boot code, cache, file and memory management, configuration, exception handling, time and processor-specific include functions.

The following lists the PowerPC 440 processor API sections. To go to a function section, click the name.

- PowerPC 440 Processor Boot Code
- PowerPC 440 Processor Cache Functions
- PowerPC 440 Processor Exception Handling
- PowerPC 440 Processor Errno Function
- PowerPC 440 Processor Memory Management
- PowerPC 440 Process Functions
- PowerPC 440 Processor-Specific Include Files
- PowerPC 440 Processor Time Functions

The following subsections describe the PowerPC 440 processor functions by type.

#### PowerPC 440 Processor Boot Code

The boot. S file contains a minimal set of code for transferring control from the processor's reset location to the start of the application. Code in the boot. S consists of the two sections boot and boot0.

The boot section contains only one instruction that is labeled with \_boot. During the link process, this instruction is mapped to the reset vector and the \_boot label marks the entry point of the application. The boot instruction is a jump to the \_boot0 label, and it is defined in the boot0 section.

Upon reset of the 440 core, only the 4 kB program memory page, located at the end of the 32-bit effective address space (which starts at 0xFFFFF000), is mapped into the MMU of the processor.

The .boot0 section contains instructions that initialize the TLBs in the MMU such that the entire 4 GB address space is mapped transparently for both I and D side:

- The I-side TLB entries have address space identifier set to 0.
- The D-side TLB entries have address space identifier set to 1.

The .boot0 section is located at address 0xFFFFF00 which is within the initially mapped region of memory.

Apart from mapping TLBs, the code in boot0 also invalidates the I and D caches. Other core registers such as CCR01, CCR1, and MSR are initialized. MSR[DS] is set to 1 to partition data side translations to address space 1. Finally, the code in the boot0 section calculates the 32-bit address of the \_start label and jumps to that address.

Send Feedback Der 23, 2013



# **PowerPC 440 Processor Cache Functions**

The xcache 1.c file and the corresponding xcache 1.h include file provide access to the following cache and cache-related operations.

# **PowerPC 440 Processor Cache Function Summary**

The following are links to the function descriptions. Click on the name to go to that function.

```
void XCache_WriteCCR0(unsigned int val)
void XCache_EnableDCache(unsigned int regions)
void XCache_DisableDCache(void)
void XCache_FlushDCacheLine(unsigned int adr)
void XCache_InvalidateDCacheLine(unsigned int adr)
void XCache FlushDCacheRange(unsigned int adr. unsigned len)
void XCache_InvalidateDCacheRange(unsigned int adr, unsigned len)
void XCache StoreDCacheLine(unsigned int adr)
void XCache_EnableICache(unsigned int regions)
void XCache_DisableICache(void)
void XCache InvalidatelCache(void)
void XCache InvalidatelCacheLine(unsigned int adr)
void XCache_TouchlCacheBlock(unsigned int adr)
```

# PowerPC 440 Processor Cache Function Descriptions

```
void XCache_WriteCCR0 (unsigned int val)
```

Writes an integer value to the CCR0 register. Below is a sample code sequence. Before writing to this register, the instruction cache must be enabled to prevent a lockup of the processor core. After writing the CCR0, the instruction cache can be disabled, if not needed.

```
XCache_EnableICache(0x80000000) /* enable instruction cache for first 256
MB memory region */
XCache_WriteCCR0(0x00100000) /* Disable APU instruction broadcast */
XCache_DisableICache() /* disable instruction cache */
```

```
void XCache_EnableDCache(unsigned int regions)
```

Enables the data cache for a specific memory region. Each pair of adjacent bits in the regions parameter represents 256 MB of memory. Setting either bit in the pair to 1 will enable caching for a particular 256 MB memory region.

## For example:

- A value of 0x80000000 or 0x40000000 or 0xC0000000 enables the data cache for the first 256 MB of memory (0 - 0x07FFFFFF).
- A value of 0x1 or 0x2 or 0x3 enables the data cache for the last 256 MB of memory (0xF00000000 - 0xFFFFFFFF).

Note: if you are migrating software from a PowerPC 405 processor design, be aware that each bit enables 128 MB more of memory for caching.

# void XCache\_DisableDCache(void)

Disables the data cache for all memory regions.

UG647 October 23, 2013 www.xilinx.com 35





## void XCache\_FlushDCacheLine(unsigned int adr)

Flushes and invalidates the data cache line that contains the address specified by the *adr* parameter. A subsequent data access to this address results in a cache miss and a cache line refill.

#### void XCache\_InvalidateDCacheLine (unsigned int adr)

Invalidates the data cache line that contains the address specified by the <code>adr</code> parameter. If the cache line is currently dirty, the modified contents are lost and are **not** written to system memory. A subsequent data access to this address results in a cache miss and a cache line refill.

#### void **XCache\_FlushDCacheRange** (unsigned int adr, unsigned len)

Flushes and invalidates the data cache lines that are described by the address range starting from *adr* and *1en* bytes long. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

# void XCache\_InvalidateDCacheRange(unsigned int adr, unsigned len)

Invalidates the data cache lines that are described by the address range starting from adr and len bytes long. If a cache line is currently dirty, the modified contents are lost and are *not* written to system memory. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

# void XCache\_StoreDCacheLine(unsigned int adr)

Stores in memory the data cache line that contains the address specified by the *adr* parameter. A subsequent data access to this address results in a cache hit if the address was already cached; otherwise, it results in a cache miss and cache line refill.

## void XCache\_EnableICache(unsigned int regions)

Enables the instruction cache for a specific memory region. Each pair of adjacent bits in the regions parameter represents 256 MB of memory. Setting either bit in the pair to 1 will enable caching for a particular 256 MB memory region. For example, a value of 0x80000000 or 0x40000000 or 0xC0000000 enables the instruction cache for the first 256 MB of memory (0 - 0xFFFFFFF). A value of 0x1 or 0x2 or 0x3 enables the instruction cache for the last 256 MB of memory (0xF0000000 - 0xFFFFFFF).

**Note:** If you are migrating software from PowerPC 405, be aware that each bit enables 128 MB more of memory for caching.

#### void XCache\_DisableICache(void)

Disables the instruction cache for all memory regions.

#### void XCache\_InvalidateICache(void)

Invalidates the whole instruction cache. Subsequent instructions produce cache misses and cache line refills.



void XCache\_InvalidateICacheLine(unsigned int adr)

Invalidates the instruction cache line that contains the address specified by the *adr* parameter. A subsequent instruction to this address produces a cache miss and a cache line refill.

void XCache\_TouchICacheBlock(unsigned int adr)

Fetches an instruction cache block(line) into the cache, if the input address points to a cacheable instruction region.

# **PowerPC 440 Processor Exception Handling**

An exception handling API is provided in Standalone.

Exception handlers do not automatically reset (disable) the wait state enable bit in the MSR when returning to user code. You can force exception handlers to reset the Wait-Enable bit to zero on return from all exceptions by compiling Standalone with the preprocessor symbol PPC440\_RESET\_WE\_ON\_RFI defined. You can add this to the compiler flags associated with the libraries. This pre-processor define turns the behavior on.

The exception handling API consists of a set of the files xvectors.S, xexception\_1.c, and the corresponding header file xexception\_1.h.

For additional information on interrupt handing, refer to the "Interrupt Management" appendix in the *Embedded System Tools Reference Manual (UG111)*, available in the <code>/doc directory</code> of your SDK installation.

# **PowerPC 440 Processor Exception Handling Function Summary**

The following table provides a summary of the PowerPC 440 exception handling functions. Click on a function name to go to the description.

```
void XExc_Init(void)
```

void XExc RegisterHandler(Xuint8 ExceptionId, XExceptionHandler Handler, void \*DataPtr)

void XExc RemoveHandler(Xuint8 ExceptionId)

void XExc mEnableExceptions (EnableMask)

void XExc\_mDisableExceptions (DisableMask)

## PowerPC 440 Processor Exception Handling Function Descriptions

```
void XExc Init(void)
```

Sets up the interrupt vector table and registers a "do nothing" function for each exception. This function has no parameters and does not return a value.

This function must be called before registering any exception handlers or enabling any interrupts. When using the exception handler API, this function should be called at the beginning of your main() routine.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 37



Registers an exception handler for a specific exception; does not return a value. Refer to Table 7, page 38 for a list of exception types and their values. The parameters are as follows:

- ExceptionId is of parameter type Xuint8, and is the exception to which this handler should be registered. The type and the values are defined in the xexception\_1.h header file.
- Handler is an XExceptionHandler parameter which is the pointer to the exception handling function
- DataPtr is of parameter type void \* and is the user value to be passed when the handling function is called

Table 7: Registered Exception Types and Values

| Exception Type                   | Value |
|----------------------------------|-------|
| XEXC_ID_CRITICAL_INT             | 0     |
| XEXC_ID_MACHINE_CHECK            | 1     |
| XEXC_ID_DATA_STORAGE_INT         | 2     |
| XEXC_ID_INSTRUCTION_STORAGE_INT  | 3     |
| XEXC_ID_NON_CRITICAL_INT         | 4     |
| XEXC_ID_ALIGNMENT_INT            | 5     |
| XEXC_ID_PROGRAM_INT              | 6     |
| XEXC_ID_FPU_UNAVAILABLE_INT      | 7     |
| XEXC_ID_SYSTEM_CALL              | 8     |
| XEXC_ID_APU_AVAILABLE            | 9     |
| XEXC_ID_DEC_INT                  | 10    |
| XEXC_ID_FIT_INT                  | 11    |
| XEXC_ID_WATCHDOG_TIMER_INT       | 12    |
| XEXC_ID_DATA_TLB_MISS_INT        | 13    |
| XEXC_ID_INSTRUCTION_TLB_MISS_INT | 14    |
| XEXC_ID_DEBUG_INT                | 15    |

The function provided as the <code>Handler</code> parameter must have the following function prototype:

```
typedef void (*XExceptionHandler)(void * DataPtr);
```

This prototype is declared in the xexception\_1.h header file.

When this exception handler function is called, the parameter <code>DataPtr</code> contains the same value as you provided when you registered the handler.

void XExc\_RemoveHandler(Xuint8 ExceptionId)

De-register a handler function for a given exception. For possible values of parameter *ExceptionId*, refer to Table 7, page 38.

Send Feedback ber 23, 2013



```
void XExc_menableExceptions (EnableMask)
```

Enable exceptions. This macro must be called after initializing the vector table with the XExc\_Init function and registering exception handlers with the XExc\_RegisterHandler function.

The parameter <code>EnableMask</code> is a bitmask for exceptions to be enabled. The <code>EnableMask</code> parameter can have the following values: <code>XEXC\_CRITICAL</code>, <code>XEXC\_NON\_CRITICAL</code>, <code>XEXC\_DEBUG</code>, <code>XEXC\_MACHINE\_CHECK</code>, or <code>XEXC\_ALL</code>.

```
void XExc_mDisableExceptions (DisableMask)
```

Disable exceptions. The parameter <code>DisableMask</code> is a bitmask for exceptions to be disabled. The <code>DisableMask</code> parameter can have the following values: <code>XEXC\_CRITICAL</code>, <code>XEXC\_NON\_CRITICAL</code>, <code>XEXC\_DEBUG</code>, <code>XEXC\_MACHINE\_CHECK</code>, or <code>XEXC\_ALL</code>.

# PowerPC 440 Processor File Support

File support is limited to the stdin and stdout streams; consequently, the following functions are not necessary:

- open() (in open.c)
- close() (in close.c)
- fstat() (in fstat.c)
- unlink() (in unlink.c)
- lseek() (in lseek.c)

These files are included for completeness and because they are referenced by the C library.

# PowerPC 440 Processor File Support Function Descriptions

```
int read(int fd, char *buf, int nbytes)
```

The read() function in read.c reads *nbytes* bytes from the standard input by calling inbyte(). It blocks until all characters are available, or the end of line character is read. The read() function returns the number of characters read. The *fd* parameter is ignored.

```
int write(int fd, char *buf, int nbytes)
```

Writes *nbytes* bytes to the standard output by calling outbyte(). It blocks until all characters have been written. The write() function returns the number of characters written. The fd parameter is ignored.

```
int isatty(int fd)
```

Reports if a file is connected to a tty. This function always returns 1, Because only the stdin and stdout streams are supported.

```
int fcntl (int fd, int cmd, -long arg)
```

A dummy implementation of fcnt1, which always returns 0. fcnt1 is intended to manipulate file descriptors according to the command specified by cmd. Because Standalone does not provide a file system, this function is not used.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 39



## PowerPC 440 Processor Errno Function

int errno()

Returns the global value of errno as set by the last C library call.

# **PowerPC 440 Processor Memory Management**

char \*sbrk(int nbytes)

Allocates nbytes of heap and returns a pointer to that piece of memory. This function is called from the memory allocation functions of the C library.

#### PowerPC 440 Process Functions

The functions getpid() in getpid.c and kill() in kill.c are included for completeness and because they are referenced by the C library.

# PowerPC 440 Processor-Specific Include Files

The xreg440.h include file contains the register numbers and the register bits for the PowerPC 440 processor.

The xpseudo-asm.h include file contains the definitions for the most often used inline assembler instructions, available as macros. These can be very useful for tasks such as setting or getting special purpose registers, synchronization, or cache manipulation.

These inline assembler instructions can be used from drivers and user applications written in C.

#### PowerPC 440 Processor Time Functions

The  $xtime_1.c$  file and corresponding  $xtime_1.h$  include file provide access to the 64-bit time base counter as well as the decrementer, FIT and WDT timers inside the PowerPC 440 core. The 64-bit time base counter increases by one at every processor cycle.

The sleep.c file and corresponding sleep.h include file implement sleep functions. Sleep functions are implemented as busy loops.



## **PowerPC 440 Processor Time Function Summary**

The PowerPC 440 processor time functions are summarized in the following table. Click on the function name to go to the description.

```
typedef unsigned long long XTime
void XTime SetTime(XTime xtime)
void XTime GetTime(XTime *xtime)
void XTime TSRClearStatusBits(unsigned long Bitmask)
void XTime_DECSetInterval(unsigned long interval);
void XTime DECEnableInterrupt(void);
void XTime_DECDisableInterrupt(void)
void XTime_DECEnableAutoReload(void)
void XTime DECDisableAutoReload(void)
void XTime DECClearInterrupt(void)
void XTime FITEnableInterrupt(void)
void XTime_FITDisableInterrupt(void)
void XTime_FITClearInterrupt(void)
void XTime FITSetPeriod(unsigned long Period)
void XTime WDTEnableInterrupt(void)
void XTime_WDTDisableInterrupt(void)
void XTime WDTClearInterrupt(void)
void XTime_WDTSetPeriod(unsigned long Period)
void XTime_WDTResetControl(unsigned long ControlVal)
void XTime WDTEnableNextWatchdog(void)
void XTime WDTClearResetStatus(void)
unsigned int usleep(unsigned int useconds)
unsigned int sleep(unsigned int _seconds)
int nanosleep(const struct timespec *rqtp, struct timespec *rmtp)
```

# **PowerPC 440 Processor Time Function Descriptions**

```
typedef unsigned long long XTime
```

The **xTime** type in xtime\_1.h represents the Time Base register. This struct consists of the Time Base Low (TBL) and Time Base High (TBH) registers, each of which is a 32-bit wide register.

The definition of XTime is as follows:

typedef unsigned long long XTime;

```
void XTime_SetTime(XTime xtime)
```

Sets the time base register to the value in xtime.

```
void XTime_GetTime(XTime *xtime)
```

Writes the current value of the time base register to variable xtime.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 41



# void XTime\_TSRClearStatusBits(unsigned long Bitmask)

Clears bits in the Timer Status Register (TSR). The parameter Bitmask designates the bits to be cleared. A value of 1 in any position of the Bitmask parameter clears the corresponding bit in the TSR. This function does not return a value.

#### Example:

XTime\_TSRClearStatusBits(XREG\_TSR\_CLEAR\_ALL);

Table 8 contains the values for the bitmask parameters that are specified in the xreg440.h header file.

Table 8: Bitmask Parameter Values

| Name                              | Value      | Description                                                                                                 |
|-----------------------------------|------------|-------------------------------------------------------------------------------------------------------------|
| XREG_TSR_WDT_ENABLE_NEXT_WATCHDOG | 0x80000000 | Clearing this bit disables the watchdog timer event.                                                        |
| XREG_TSR_WDT_INTERRUPT_STATUS     | 0x40000000 | Clears the Watchdog Timer Interrupt Status bit.                                                             |
|                                   |            | This bit is set after a watchdog interrupt occurs.                                                          |
| XREG_TSR_WDT_RESET_STATUS_00      | 0x00000000 | Clears the Watchdog Timer Reset Status bits.                                                                |
|                                   |            | The bit combination specifies the type of reset that occurred as a result of a watchdog timer event.        |
| XREG_TSR_WDT_RESET_STATUS_01      | 0x10000000 | Clears the Watchdog Timer Reset Status bits.                                                                |
|                                   |            | The bit combination specifies the type of reset that occurred as a result of a watchdog timer event.        |
| XREG_TSR_WDT_RESET_STATUS_10      | 0x20000000 | Clears the Watchdog Timer Reset Status bits.                                                                |
|                                   |            | The bit combination specifies the type of reset that occurred as a result of a watchdog timer event.        |
| XREG_TSR_WDT_RESET_STATUS_11      | 0x30000000 | Clears the Watchdog Timer Reset Status bits.                                                                |
|                                   |            | The bit combination specifies the type of reset that occurred as a result of a watchdog timer event.        |
| XREG_TSR_DEC_INTERRUPT_STATUS     | 0x08000000 | Clears the Decrementer (DEC) Status bit. This bit is set after a decrementer interrupt occurrence.          |
| XREG_TSR_FIT_INTERRUPT_STATUS     | 0x04000000 | Clears the Fixed Interval Timer<br>Status (FIT) bit. This bit is set after<br>a FIT interrupt has occurred. |
| XREG_TSR_CLEAR_ALL                | 0xFFFFFFF  | Clears all bits in the TSR.                                                                                 |
|                                   |            | After a Reset, the content of the TSR is not specified.                                                     |
|                                   |            | Use this bitmask to clear all bits in the TSR.                                                              |



## void XTime\_DECSetInterval(unsigned long interval);

Loads a new value into the Decrementer Register. This register is a 32-bit decrementing counter clocked at the same frequency as the time-base register. Depending on the AutoReload setting the Decrementer is automatically reloaded with the last written value or must be reloaded manually. This function does not return a value.

#### Example:

```
XTime_DECSetInterval(0x00ffffff);
```

## void XTime\_DECEnableInterrupt(void);

Enables the generation of Decrementer interrupts. An interrupt occurs when the DEC register contains a value of 1, and is then decremented. This function does not return a value. XExc\_Init() must be called, the Decrementer interrupt handler must be registered, and exceptions must be enabled before calling this function.

#### Example:

```
XTime_DECEnableInterrupt();
```

#### void XTime\_DECDisableInterrupt(void)

Disables the generation of Decrementer interrupts. It does not return a value.

#### Example:

```
XTime_DECDisableInterrupt();
```

#### void XTime\_DECEnableAutoReload(void)

Enables the auto-reload function of the Decrementer Register. When auto-reload is enabled the Decrementer Register is automatically reloaded with the last value loaded by calling the <code>XTime\_DECSetInterval()</code> function when the Decrementer Register contains a value of 1 and is decremented. When auto-reload is enabled, the Decrementer Register never contains a value of 0. This function does not return a value.

#### Example:

```
XTime_DECEnableAutoReload();
```

#### void XTime DECDisableAutoReload(void)

Disables the auto-reload feature of the Decrementer Register. When auto-reload is disabled the Decrementer decrements from 1 to 0. If it contains a value of 0 it stops decrementing until it is loaded with a non-zero value. This function does not return a value.

#### Example:

XTime\_DECDisableAutoReload();

Send Feedback

43



#### void XTime\_DECClearInterrupt(void)

Clears Decrementer Interrupt-Status bit in the Timer-Status Register. This bit specifies whether a Decrementer interrupt occurred. You must call this function in your interrupt-handler to clear the Status bit, otherwise another Decrementer interrupt occurs immediately after exiting the interrupt handler function.

This function does not return a value. Calling this function is equivalent to calling XTime\_TSRClearStatusBits(XREG\_TSR\_DEC\_INTERRUPT\_STATUS).

#### Example:

```
XTime_DECClearInterrupt();
```

#### void XTime\_FITEnableInterrupt(void)

Enable Fixed Interval Timer (FIT) interrupts.

#### Example:

```
XTime_FITEnableInterrupt();
```

#### void XTime\_FITDisableInterrupt(void)

Disable Fixed Interval Timer (FIT) interrupts.

#### Example:

```
XTime_FITDisableInterrupt();
```

#### void XTime\_FITClearInterrupt(void)

Clear Fixed Interval Timer (FIT) interrupt status bit. This function is equivalent to calling XTime TSRClearStatusBits(XREG TSR FIT INTERRUPT STATUS).

#### Example:

```
XTime_FITDisableInterrupt();
```

#### void XTime\_FITSetPeriod(unsigned long Period)

Set the Fixed Interval Timer (FIT) Period value. This value can be one of the following:

- XREG\_TCR\_FIT\_PERIOD\_11 (2^21 clocks)
- XREG\_TCR\_FIT\_PERIOD\_10 (2^17 clocks)
- XREG\_TCR\_FIT\_PERIOD\_01 (2^13 clocks)
- XREG\_TCR\_FIT\_PERIOD\_00 (2^9 clocks)

These values are defined in xreg440.h

# Example:

```
XTime_FITSetPeriod(XREG_TCR_FIT_PERIOD_11);
```



#### void XTime\_WDTEnableInterrupt(void)

Enable Watchdog Timer (WDT) interrupts.

#### Example:

```
XTime_WDTEnableInterrupt();
```

## void XTime\_WDTDisableInterrupt(void)

Disable Watchdog Timer (WDT) interrupts.

#### Example:

```
XTime_WDTDisableInterrupt();
```

#### void XTime\_WDTClearInterrupt(void)

Clear Watchdog Timer (WDT) interrupt status bit. Calling this function is equivalent to calling XTime\_TSRClearStatusBits(XREG\_TSR\_WDT\_INTERRUPT\_STATUS).

#### Example:

```
XTime_WDTClearInterrupt();
```

# void XTime\_WDTSetPeriod(unsigned long Period)

Set the period for a Watchdog Timer (WDT) event.

## Example:

```
XTime_WDTSetPeriod(0x10000);
```

#### void XTime\_WDTResetControl(unsigned long ControlVal)

Specify the type of reset that occurs as a result of a Watchdog Timer (WDT) event.

The control value may be one of the following:

- XREG\_WDT\_RESET\_CONTROL\_11 (System reset)
- XREG\_WDT\_RESET\_CONTROL\_10 (Chip reset)
- XREG\_WDT\_RESET\_CONTROL\_01 (processor reset)
- XREG\_WDT\_RESET\_CONTROL\_00 (no reset)

These values are defined in xreq440.h.

#### Example:

```
XTime_WDTResetControl (XREG_WDT_RESET_CONTROL_11);
```

# void XTime\_WDTEnableNextWatchdog(void)

Enables Watchdog Timer (WDT) event.

#### Example:

XTime\_WDTEnableNextWatchdog ();

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 45



## void XTime\_WDTClearResetStatus(void)

Clear Watchdog Timer (WDT) reset status bits.

#### Example:

```
XTime_WDTClearResetStatus ();
```

```
unsigned int usleep (unsigned int _useconds)
```

Delays the execution of a program by \_\_useconds microseconds. It always returns zero. This function requires that the processor frequency (in Hz) is defined. The default value of this variable is 400 MHz. This value can be overwritten in the Microprocessor Software Specification (MSS) file as follows:

```
BEGIN PROCESSOR

PARAMETER HW_INSTANCE = PPC440_i

PARAMETER DRIVER_NAME = cpu_ppc440

PARAMETER DRIVER_VER = 1.00.a

PARAMETER CORE_CLOCK_FREQ_HZ = 20000000

END
```

The xparameters.h file can be modified with the correct value also, as follows:

```
#define XPAR_CPU_PPC440_CORE_CLOCK_FREQ_HZ 20000000
```

```
unsigned int sleep (unsigned int _seconds)
```

Delays the execution of a program by what is specified in \_seconds. It always returns zero. This function requires that the processor frequency (in Hz) is defined. The default value of this variable is 400 MHz.

This value can be overwritten in the Microprocessor Software Specification (MSS) file as follows:

```
BEGIN PROCESSOR

PARAMETER HW_INSTANCE = PPC440_i

PARAMETER DRIVER_NAME = cpu_ppc440

PARAMETER DRIVER_VER = 1.00.a

PARAMETER CORE_CLOCK_FREQ_HZ = 20000000

END
```

The file xparameters.h can also be modified with the correct value, as follows:

```
#define XPAR_CPU_PPC440_CORE_CLOCK_FREQ_HZ 20000000
```

The nanosleep() function in sleep.c is not implemented. It is a placeholder for linking applications against the C library, and returns zero.



# Cortex A9 Processor API

Standalone BSP contains boot code, cache, exception handling, file and memory management, configuration, time and processor-specific include functions. It supports gcc compilers.

The following lists the Cortex A9 Processor API sections. You can click on a link to go directly to the function section.

- Cortex A9 Processor Boot Code
- Cortex A9 Processor Cache Functions
- Cortex A9 Processor Exception Handling
- Cortex A9 Processor File Support
- Cortex A9 gcc Errno Function
- Cortex A9 gcc Memory Management
- Cortex A9 gcc Process Functions
- Cortex A9 Processor-Specific Include Files
- Cortex A9 Time Functions

The following subsections describe the functions by type.

#### **Cortex A9 Processor Boot Code**

The boot.S file contains a minimal set of code for transferring control from the processor's reset location to the start of the application. It performs the following tasks.

- Invalidate L1 caches, TLBs, Branch Predictor Array, etc.
- Invalidate L2 caches and initialize L2 Cache Controller
- Enable caches and MMU
- Load MMU translation table base address into the TTB registers
- Enable NEON coprocessor

The boot code also starts the Cycle Counter and initializes the Static Memory Controller.

#### **Cortex A9 Processor Cache Functions**

The xil\_cache.c file and the corresponding xil\_cache.h header file provide access to the following cache and cache-related operations.

#### Cache Function Summary

The following are links to the function descriptions. Click on the name to go to that function.

void Xil\_DCacheEnable(void)

void Xil\_DCacheInvalidate(void)

void Xil\_DCacheInvalidateLine(unsigned int adr)

void Xil\_DCacheInvalidateRange(unsigned int adr, unsigned len)

void Xil\_DCacheFlush(void)

void Xil\_DCacheFlushLine(unsigned int adr)

void Xil\_DCacheFlushRange(unsigned int adr, unsigned len)

void Xil\_DCacheStoreLine(unsigned int adr)

void Xil\_ICacheEnable(void)

void Xil\_ICacheDisable(void)

Send Feedback

47



```
void Xil_ICacheInvalidate(void)
void Xil_ICacheInvalidateLine(unsigned int adr)
void Xil_ICacheInvalidateRange(unsigned int adr, unsigned len)
void Xil_L1DCacheEnable(void)
void Xil_L1DCacheDisable(void)
void Xil_L1DCacheInvalidate(void)
void Xil_L1DCacheInvalidateLine(unsigned int adr)
void Xil_L2CacheInvalidateRange(unsigned int adr, unsigned len)
void Xil_L1DCacheFlush(void)
void Xil_L1DCacheFlushLine(unsigned int adr)
void Xil_L1DCacheFlushRange(unsigned int adr, unsigned len)
void Xil_L1DCacheStoreLine(unsigned int adr)
void Xil_L1ICacheEnable(void)
void Xil_ICacheDisable(void)
void Xil_ICacheInvalidate(void)
void Xil_L1ICacheInvalidateLine(unsigned int adr)
void Xil_L1lCacheInvalidateRange(unsigned int adr, unsigned len)
void Xil_L2CacheEnable(void)
void Xil_L2CacheDisable(void)
void Xil_L2CacheInvalidate(void)
void Xil_L2CacheInvalidateLine(unsigned int adr)
void Xil_L2CacheInvalidateRange(unsigned int adr, unsigned len)
void Xil_L2CacheFlush(void)
void Xil_L2CacheFlushLine(unsigned int adr)
void Xil_L2CacheFlushRange(unsigned int adr, unsigned len)
```

## **Cache Function Descriptions**

#### void Xil\_DCacheEnable(void)

void Xil\_L2CacheStoreLine(unsigned int adr)

Enable the data caches.

#### void Xil\_DCacheInvalidate(void)

Invalidate the entire data cache.



## void Xil\_DCacheInvalidateLine(unsigned int adr)

Invalidate a data cache line. If the byte specified by adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated. A subsequent data access to this address results in a cache miss and a cache line refill.

# void **Xil\_DCacheInvalidateRange** (unsigned int *adr*, unsigned *len*)

Invalidates the data cache lines that are described by the address range starting from adr and len bytes long. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

#### void Xil\_DCacheFlush(void)

Flush the entire Data cache.

# void Xil\_DCacheFlushLine(unsigned int adr)

Flush a Data cache line. If the byte specified by the address (adr) is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory before the line is invalidated. A subsequent data access to this address results in a cache miss and a cache line refill.

# void Xil\_DCacheFlushRange (unsigned int adr, unsigned len)

Flushes the data cache lines that are described by the address range starting from adr and len bytes long. A subsequent data access to any address in this range results in a cache miss and a cache line refill.

#### void **Xil DCacheStoreLine** (unsigned int adr)

Store a Data cache line. If the byte specified by the adr is cached by the data cache and the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory. After the store completes, the cacheline is marked as unmodified (not dirty).

#### void Xil ICacheEnable(void)

Enable the instruction caches.

#### void Xil\_ICacheDisable(void)

Disable the instruction caches.

#### void Xil ICacheInvalidate(void)

Invalidate the entire instruction cache.

Send Feedback 49



## void Xil\_ICacheInvalidateLine(unsigned int adr)

Invalidate an instruction cache line. If the instruction specified by the parameter adr is cached by the instruction cache, the cacheline containing that instruction is invalidated.

# 

Invalidate the instruction cache for the given address range. If the bytes specified by the adr are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

## void Xil\_L1DCacheEnable(void)

Enable the level 1 data cache.

#### void Xil\_L1DCacheDisable(void)

Disable the level 1 data cache.

## void Xil\_L1DCacheInvalidate(void)

Invalidate the level 1 data cache.

## void Xil L1DCacheInvalidateLine(unsigned int adr)

Invalidate a level 1 data cache line. If the byte specified by the adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

# void Xil\_L1DCacheInvalidateRange (unsigned int adr, unsigned len)

Invalidate the level 1 data cache for the given address range. If the bytes specified by the adr are cached by the sata cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

## void Xil\_L1DCacheFlush(void)

Flush the level 1 data cache.

#### void **Xil\_L1DCacheFlushLine**(unsigned int adr)

Flush a level 1 data cache line. If the byte specified by the adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory before the line is invalidated.



void Xil\_L1DCacheFlushRange(unsigned int adr, unsigned
len)

Flush the level 1 data cache for the given address range. If the bytes specified by the adr are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the written to system memory first before the before the line is invalidated.

#### void Xil\_L1DCacheStoreLine(unsigned int adr)

Store a level 1 data cache line. If the byte specified by the adr is cached by the data cache and the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory. After the store completes, the cacheline is marked as unmodified (not dirty).

## void Xil\_L1ICacheEnable(void)

Enable the level 1 instruction cache.

#### void Xil\_L1ICacheDisable(void)

Disable level 1 the instruction cache.

#### void Xil\_L1ICacheInvalidate(void)

Invalidate the entire level 1 instruction cache.

#### void Xil\_L1ICacheInvalidateLine(unsigned int adr)

Invalidate a level 1 instruction cache line. If the instruction specified by the parameter adr is cached by the instruction cache, the cacheline containing that instruction is invalidated.

# void Xil\_L1ICacheInvalidateRange(unsigned int adr, unsigned len)

Invalidate the level 1 instruction cache for the given address range. If the bytes specified by the adr are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

#### void Xil\_L2CacheEnable(void)

Enable the L2 cache.

#### void Xil\_L2CacheDisable(void)

Disable the L2 cache.

## void Xil\_L2CacheInvalidate(void)

Invalidate the L2 cache. If the byte specified by the adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

Send Feedback 51



## void Xil\_L2CacheInvalidateLine(unsigned int adr)

Invalidate a level 2 cache line. If the byte specified by the adr is cached by the Data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

# void Xil\_L2CacheInvalidateRange (unsigned int adr, unsigned len)

Invalidate the level 2 cache for the given address range. If the bytes specified by the adr are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost and are not written to system memory before the line is invalidated.

#### void Xil\_L2CacheFlush(void)

Flush the L2 cache. If the byte specified by the adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory before the line is invalidated.

#### void Xil\_L2CacheFlushLine(unsigned int adr)

Flush a level 1 cache line. If the byte specified by the adr is cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory before the line is invalidated.

# void Xil\_L2CacheFlushRange (unsigned int adr, unsigned len)

Flush the level 2 cache for the given address range. If the bytes specified by the adr are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the written to system memory first before the before the line is invalidated.

#### void Xil\_L2CacheStoreLine(unsigned int adr)

Store a level 2 cache line. If the byte specified by the adr is cached by the data cache and the cacheline is modified (dirty), the entire contents of the cacheline are written to system memory. After the store completes, the cacheline is marked as unmodified (not dirty).

## void XL2cc\_EventCtrInit(int Event0, int Event1)

This function initializes the event counters in L2 Cache controller with a set of event codes specified by the user. Use the event codes defined by XL2CC\_\* in xl2cc\_counter.h to specify the events Event0 and Event1.

# void XL2cc\_EventCtrStart(void)

This function starts the event counters in L2 Cache controller.

## void XL2cc\_EventCtrStop(u32 \*EveCtr0, u32 \*EveCtr1)

This function disables the event counters in L2 Cache controller, saves the counter values to address pointed to by EveCtr0 and EveCtr1 and resets the counters.



# **Cortex A9 Processor MMU Handling**

The standalone BSP MMU handling API is implemented in file xil\_mmu.c and the corresponding header file xil\_mmu.h.

# **MMU Handling Function Summary**

The following function describes the available MMU handling API.

```
void Xil_SetTlbAttributes(u32 addr, u32 attrib)
```

This function changes the MMU attribute of the 1 MB address range in which the passed memory address "addr" falls.

The new MMU attribute is passed as an argument "attrib" to this API.

This API can be used to change attributes such as cache-ability and share-ability of a specified memory region.

# **Cortex A9 Processor Exception Handling**

The Standalone BSP provides an exception handling API. For details about the exceptions and interrupts on ARM Cortex-A9 processor, refer to "Exceptions" under the chapter "The System Level Programmers' Model" in the ARM Architecture Reference Manual ARMv7-A and ARMv-7R edition.

The exception handling API is implemented in a set of the files - asm\_vectors.S, vectors.c, xil\_exception.c, and the corresponding header files vectors.h and xil\_exception.h.

# **Exception Handling Function Summary**

The following are links to the function descriptions. Click on the name to go to that function.

void Xil ExceptionInit(void)

void Xil\_ExceptionRegisterHandler (Xuint8 ExceptionId, XExceptionHandler Handler, void \*DataPtr)

void Xil\_ExceptionRemoveHandler(u32 Id)

void Xil ExceptionEnableMask(Mask)

void Xil ExceptionEnable(void)

void Xil\_ExceptionDisableMask(Mask)

void Xil\_ExceptionDisable(void)

# **Exception Handling Function Descriptions**

```
void Xil_ExceptionInit(void)
```

Sets up the interrupt vector table and registers a "do nothing" function for each exception. This function has no parameters and does not return a value. This function must be called before registering any exception handlers or enabling any interrupts.

Registers an exception handler for a specific exception; does not return a value. Refer to Table 1, for a list of exception types and their values.

The parameters are:

Send Feedback

53



- **ExceptionId** is of parameter type u8, and is the exception to which this handler should be registered. The type and the values are defined in the xil\_exception.h header file.
- Handler is an Xil\_ExceptionHandler parameter that is the pointer to the exception handling function.

The function provided as the Handler parameter must have the following function prototype:

typedef void (\*Xil\_ExceptionHandler)(void \* DataPtr);

This prototype is declared in the xil\_exception.h header file.

 DataPtr is of parameter type void \* and is the user value to be passed when the Handler is called.

When this Handler function is called, the parameter DataPtr contains the same value provided, when the Handler was registered.

Table 9: Registered Exception Types and Values

| Exception Type                      | Value |
|-------------------------------------|-------|
| XIL_EXCEPTION_ID_RESET              | 0     |
| XIL_EXCEPTION_ID_UNDEFINED_INT      | 1     |
| XIL_EXCEPTION_ID_SWI_INT            | 2     |
| XIL_EXCEPTION_ID_PREFETCH_ABORT_INT | 3     |
| XIL_EXCEPTION_ID_DATA_ABORT_INT     | 4     |
| XIL_EXCEPTION_ID_IRQ_INT            | 5     |
| XIL_EXCEPTION_ID_FIQ_INT            | 6     |

## void Xil\_ExceptionRemoveHandler (Xuint8 ExceptionId)

De-register a handler function for a given exception. For possible values of parameter ExceptionId, refer to Table 1.

# void Xil\_ExceptionEnableMask(Mask)

Enable exceptions specified by Mask. The parameter Mask is a bitmask for exceptions to be enabled. The Mask parameter can have the values XIL\_EXCEPTION\_IRQ, XIL\_EXCEPTION\_FIQ, or XIL\_EXCEPTION\_ALL.

#### void Xil\_ExceptionEnable(void)

Enable the IRQ exception.

These macros must be called after initializing the vector table with function Xil\_exceptionInit and registering exception handlers with function Xil\_ExceptionRegisterHandler.

#### void Xil\_ExceptionDisableMask(Mask)

Disable exceptions specified by Mask. The parameter Mask is a bitmask for exceptions to be disabled. The Mask parameter can have the values XIL\_EXCEPTION\_IRQ, XIL\_EXCEPTION\_FIQ, or XIL\_EXCEPTION\_ALL.

Send Feedback ber 23, 2013



void Xil\_ExceptionDisable(void)

Disable the IRQ exception.

# Cortex A9 Processor and pl310 Errata Support

Various ARM errata are handled in the standalone BSP. The implementation for errata handling follows ARM guidelines and is based on the open source Linux support for these errata. The errata conditions handled in the standalone BSP are listed below.

- ARM erratum number 742230 (DMB operation may be faulty)
- ARM erratum number 743622 (Faulty hazard checking in the Store Buffer may lead to data corruption)
- ARM erratum number 775420 (A data cache maintenance operation which aborts, might lead to deadlock)
- ARM erratum number 794073 (Speculative instruction fetches with MMU disabled might not comply with architectural requirements)
- ARM erratum number 588369 (Clean & Invalidate maintenance operations do not invalidate clean lines)
- ARM PL310 erratum number 727915 (Background Clean and Invalidate by Way operation can cause data corruption)
- ARM PL310 erratum number 753970 (Cache sync operation may be faulty)

For further information on these errata items, please refer to the appropriate ARM documentation at ARM the information center.

The BSP file xil\_errata.h defines macros for these errata. The handling of the errata are enabled by default. To disable handling of all the errata globally, un-define the macro ENABLE\_ARM\_ERRATA in xil\_errata.h. To disable errata on a per-erratum basis, un-define relevant macros in xil\_errata.h.

# **Cortex A9 Processor File Support**

The following links take you directly to the gcc file support function. Click the link to go to the description:

```
int read(int fd, char *buf, int nbytes) int write(int fd, char *buf, int nbytes) int isatty(int fd) int fcntl(int fd, int cmd, long arg);
```

File support is limited to the stdin and stdout streams. Consequently, the following functions are *not* necessary:

#### gcc

```
open() (in gcc/open.c)
close() (in gcc/close.c)
fstat() (in gcc/fstat.c)
unlink() (in gcc/unlink.c)
lseek() (in gcc/lseek.c)
```

These files are included for completeness and because they are referenced by the C library.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 55



# **Cortex A9 gcc File Support Function Descriptions**

```
int read(int fd, char *buf, int nbytes)
```

The read() function in gcc/read.c reads nbytes bytes from the standard input by calling inbyte(). It blocks until all characters are available, or the end of line character is read. The read() function returns the number of characters read. The fd parameter is ignored.

```
int write(int fd, char *buf, int nbytes)
```

Writes nbytes bytes to the standard output by calling outbyte(). It blocks until all characters have been written. The write() function returns the number of characters written. The fd parameter is ignored.

```
int isatty(int fd)
```

Reports if a file is connected to a tty. This function always returns 1, because only the stdin and stdout streams are supported.

```
int fcntl (int fd, int cmd, long arg)
```

A dummy implementation of fcntl, which always returns 0. fcntl is intended to manipulate file descriptors according to the command specified by cmd. Because Standalone does not provide a file system, this function is not used.

# **Cortex A9 gcc Errno Function**

```
int errno()
```

Returns the global value of errno as set by the last C library call.

# **Cortex A9 gcc Memory Management**

```
char *sbrk(int nbytes)
```

Allocates nbytes of heap and returns a pointer to that piece of memory. This function is called from the memory allocation functions of the C library.

# **Cortex A9 gcc Process Functions**

The functions getpid() in getpid.c and kill() in kill.c are included for completeness and because they are referenced by the C library.

# Cortex A9 Processor-Specific Include Files

The xreg\_cortexa9.h include file contains the register numbers and the register bits for the ARM Cortex-A9 processor.

The xpseudo\_asm.h include file contains the definitions for the most often used inline assembler instructions, available as macros. These can be very useful for tasks such as setting or getting special purpose registers, synchronization, or cache manipulation. These inline assembler instructions can be used from drivers and user applications written in C.



## **Cortex A9 Time Functions**

The xtime\_I.c file and corresponding xtime\_I.h include file provide access to the 64-bit Global Counter in the PMU. This counter increases by one at every 2 processor cycles. The sleep.c file and corresponding sleep.h include file implement sleep functions. Sleep functions are implemented as busy loops.

# **Cortex A9 Time Function Summary**

The time functions are summarized below. Click on the function name to go to the description.

typedef unsigned long long XTime void XTime\_SetTime(XTime xtime) void XTime\_GetTime(XTime \*xtime) unsigned int usleep(unsigned int useconds) unsigned int sleep(unsigned int \_seconds) void nanosleep(unsigned int nanoseconds)

# **Cortex A9 Time Function Descriptions**

typedef unsigned long long XTime

The XTime type in xtime\_I.h is a 64-bit value, which represents the Global Counter.

void XTime\_SetTime(XTime xtime)

Sets the global timer to the value in xtime.



void XTime\_GetTime(XTime \*xtime)

Writes the current value of the Global Timer to variable xtime.

unsigned int usleep (unsigned int useconds)

Delays the execution of a program by useconds microseconds. It returns zero if the delay can be achieved or -1 if the delay can't be achieved. This function requires that the processor frequency (in Hz) is defined in xparameters.h.

unsigned int **sleep**(unsigned int \_seconds)

Delays the execution of a program by what is specified in seconds. It always returns zero. This function requires that the processor frequency (in Hz) is defined in xparameters.h.

void nanosleep(unsigned int nanoseconds)

The nanosleep() function in usleep.c is not implemented. It is a placeholder for linking applications against the C library.

#### **Cortex A9 Event Counters**

 $xpm\_counter.c$  and  $xpm\_counter.h$  provide APIs for configuring and controlling the Cortex-A9

Performance Monitor Events. Cortex-A9 Performance Monitor has 6 event counters which can be used to count a variety of events described in Coretx-A9 TRM.

 ${\tt xpm\_counter.h}$  defines configurations (XPM\_CNTRCFGx) which specifies the event counters to count a set of events.

#### **Cortex A9 Event Counters Function Summary**

The Event Counters functions are summarized below. Click on the function name to go to the description.

void Xpm\_SetEvents(int PmcrCfg)

void Xpm\_GetEventCounters(u32 \*PmCtrValue)

#### **Cortex A9 Event Counters Function Description**

void Xpm\_SetEvents(int PmcrCfg)

This function configures the Cortex A9 event counters controller, with the event codes, in a configuration selected by the user and enables the counters.

PmcrCfg is configuration value based on which the event counters are configured.

Use XPM\_CNTRCFG\* values defined in xpm\_counter.h to define a configuration which specify the event counters to count a set of events.

void Xpm GetEventCounters(u32 \*PmCtrValue)

This function disables the event counters and returns the counter values.

PmCtrValue returns the counter values.



# Xilinx Hardware Abstraction Layer

The following sections describe the Xilinx® Hardware Abstraction Layer API. It contains the following sections:

- Types (xil\_types)
- Register IO (xil\_io)
- Exception (xil\_exception)
- Cache (xil\_cache)
- Assert (xil\_assert)
- Extra Header File
- Test Memory (xil\_testmem)
- Test Register IO (xil\_testio)
- Test Cache (xil\_testcache)
- Hardware Abstraction Layer Migration Tips

# Types (xil\_types)

## **Header File**

#include "xil\_types.h"

# **Typedef**

```
typedef unsigned char u8
typedef unsigned short u16
typedef unsigned long u32
typedef unsigned long long u64
typedef char s8
typedef short s16
typedef long s32
typedef long long s64
```

#### **Macros**

| Macro                            | Value      |
|----------------------------------|------------|
| #define TRUE                     | 1          |
| #define FALSE                    | 0          |
| #define NULL                     | 0          |
| #define XIL_COMPONENT_IS_READY   | 0x11111111 |
| #define XIL_COMPONENT_IS_STARTED | 0x2222222  |

# Register IO (xil\_io)

## **Header File**

#include "xil\_io.h"





#### **Common API**

The following is a linked summary of register IO functions. They can run on MicroBlaze, PowerPC 405, PowerPC 440, and Cortex A9 processors.

```
u8 Xil_ln8(u32 Addr)
u16 Xil_EndianSwap16 (u16 Data)
u16 Xil_Htons(u16 Data)
u16 Xil In16(u32 Addr)
u16 Xil_In16BE(u32 Addr)
u16 Xil_In16LE(u32 Addr)
u16 Xil_Ntohs(u16 Data)
u32 Xil_EndianSwap32 u32 Data)
u32 Xil Htonl(u32 Data)
u32 Xil In32(u32 Addr)
u32 Xil_In32BE(u32 Addr)
u32 Xil_In32LE(u32 Addr)
u32 Xil_Ntohs(u32 Data)
void Xil_Out8(u32 Addr, u8 Value)
void Xil Out16(u32 Addr, u16 Value)
void Xil_Out16BE(u32 Addr, u16 Value)
void Xil Out16LE(u32 Addr, u16 Value)
void Xil_Out32(u32 Addr, u32 Value)
void Xil_Out32BE(u32 Addr, u32 Value)
void Xil_Out32LE(u32 Addr, u32 Value)
```

#### u8 **Xi1\_In8**(u32 Addr)

Perform an input operation for an 8-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address.

#### u16 Xil\_EndianSwap16 (u16 Data)

Perform a 16-bit endian swapping.

#### Parameters:

Data contains the value to be swapped.

#### Returns:

Endian swapped value.

# u16 Xil\_Htons(u16 Data)

Convert a 16-bit number from host byte order to network byte order.

#### Parameters:

Data the 16-bit number to be converted.

#### Returns:

The converted 16-bit number in network byte order.



## u16 **Xil\_In16**(u32 Addr)

Perform an input operation for a 16-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns

The value read from the specified input address.

#### u16 **Xil\_In16BE**(u32 Addr)

Perform an big-endian input operation for a 16-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address with the proper endianness. The return value has the same endianness as that of the processor. For example, if the processor is little-endian, the return value is the byte-swapped value read from the address.

#### u16 **Xil\_In16LE**(u32 Addr)

Perform a little-endian input operation for a 16-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address with the proper endianness. The return value has the same endianness as that of the processor. For example, if the processor is big-endian, the return value is the byte-swapped value read from the address.

#### u16 **Xil\_Ntohs**(u16 Data)

Convert a 16-bit number from network byte order to host byte order.

#### Parameters:

Data the 16-bit number to be converted.

#### Returns:

The converted 16-bit number in host byte order.

Send Feedback

61



# u32 Xil\_EndianSwap32 (u32 Data)

Perform a 32-bit endian swapping.

#### Parameters:

Data contains the value to be swapped.

#### Returns:

Endian swapped value.

#### u32 **Xil\_Htonl**(u32 Data)

Convert a 32-bit number from host byte order to network byte order.

#### Parameters:

Data the 32-bit number to be converted.

#### Returns:

The converted 32-bit number in network byte order.

## u32 **Xil\_In32**(u32 Addr)

Perform an input operation for a 32-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address.

## u32 **Xil\_In32BE**(u32 Addr)

Perform a big-endian input operation for a 32-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address with the proper endianness. The return value has the same endianness as that of the processor. For example, if the processor is little-endian, the return value is the byte-swapped value read from the address.



### u32 **Xil\_In32LE**(u32 Addr)

Perform a little-endian input operation for a 32-bit memory location by reading from the specified address and returning the value read from that address.

#### Parameters:

Addr contains the address at which to perform the input operation.

#### Returns:

The value read from the specified input address with the proper endianness. The return value has the same endianness as that of the processor. For example, if the processor is big-endian, the return value is the byte-swapped value read from the address.

## u32 **Xil\_Ntohs**(u32 Data)

Convert a 32-bit number from network byte order to host byte order.

#### Parameters:

Data the 32-bit number to be converted.

#### Returns:

The converted 32-bit number in host byte order.

## void Xil\_Out8(u32 Addr, u8 Value)

Perform an output operation for an 8-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address.

### void Xil\_Out16(u32 Addr, u16 Value)

Perform an output operation for a 16-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address.

```
void Xil Out16BE(u32 Addr, u16 Value)
```

Perform a big-endian output operation for a 16-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address. The value has the same endianness as that of the processor. For example, if the processor is little-endian, the byte-swapped value is written to the address.

www.xilinx.com Send Feedback 63



# void Xil\_Out16LE(u32 Addr, u16 Value)

Perform a little-endian output operation for a 16-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address. The value has the same endianness as that of the processor. For example, if the processor is big-endian, the byte-swapped value is written to the address.

```
void Xil_Out32(u32 Addr, u32 Value)
```

Perform an output operation for a 32-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address.

```
void Xil_Out32BE(u32 Addr, u32 Value)
```

Perform a big-endian output operation for a 32-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address. The value has the same endianness as that of the processor. For example, if the processor is little-endian, the byte-swapped value is written to the address.

```
void Xil_Out32LE(u32 Addr, u32 Value)
```

Perform a little-endian output operation for a 32-bit memory location by writing the specified value to the specified address.

#### Parameters:

Addr contains the address at which to perform the output operation.

Value contains the value to be output at the specified address. The value has the same endianness as that of the processor. For example, if the processor is big-endian, the byte-swapped value is written to the address.

# **Exception (xil\_exception)**

#### **Header File**

```
#include "xil_exception.h"
```

## **Typedef**

```
typedef void(* Xil_ExceptionHandler)(void *Data)
```

This typedef is the exception handler function pointer.



#### **Common API**

The following are exception functions. They can run on MicroBlaze, PowerPC 405, and PowerPC 440 processors.

# void Xil\_ExceptionDisable()

Disable Exceptions. On PowerPC 405 and PowerPC 440 processors, this function only disables non-critical exceptions.

#### void Xil\_ExceptionEnable()

Enable Exceptions. On PowerPC 405 and PowerPC 440 processors, this function only enables non-critical exceptions.

## void Xil\_ExceptionInit()

Initialize exception handling for the processor. The exception vector table is set up with the stub handler for all exceptions.

```
void Xil_ExceptionRegisterHandler(u32 Id,
    Xil_ExceptionHandler Handler, void *Data)
```

Make the connection between the ID of the exception source and the associated handler that runs when the exception is recognized. Data is used as the argument when the handler is called.

#### Parameters:

Id contains the identifier (ID) of the exception source. This should be XIL\_EXCEPTION\_INT or be in the range of 0 to XIL\_EXCEPTION\_LAST. Refer to the xil\_exception.h file for further information.

Handler is the handler for that exception.

Data is a reference to data that will be passed to the handler when it is called.

#### void Xil\_ExceptionRemoveHandler(u32 Id)

Remove the handler for a specific exception ID. The stub handler is then registered for this exception ID.

## Parameters:

Id contains the ID of the exception source. It should be <code>XIL\_EXCEPTION\_INT</code> or in the range of <code>0</code> to <code>XIL\_EXCEPTION\_LAST</code>. Refer to the <code>xil\_exception.h</code> file for further information.

## **Common Macro**

The common macro is:

```
#define XIL_EXCEPTION_ID_INT
```

This macro is defined for all processors and used to set the exception handler that corresponds to the interrupt controller handler. The value is processor-dependent. For example:

```
Xil_ExceptionRegisterHandler(XIL_EXCEPTION_ID_INT,
(XilExceptionHandler)IntcHandler, IntcData)
```

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 65



# **MicroBlaze Processor-Specific Macros**

| Масто                                     | Value                |
|-------------------------------------------|----------------------|
| #define XIL_EXCEPTION_ID_FIRST            | 0                    |
| #define XIL_EXCEPTION_ID_FSL              | 0                    |
| #define XIL_EXCEPTION_ID_UNALIGNED_ACCESS | 1                    |
| #define XIL_EXCEPTION_ID_ILLEGAL_OPCODE   | 2                    |
| #define XIL_EXCEPTION_ID_IOPB_EXCEPTION   | 3                    |
| #define XIL_EXCEPTION_ID_IPLB_EXCEPTION   | 3                    |
| #define XIL_EXCEPTION_ID_DOPB_EXCEPTION   | 4                    |
| #define XIL_EXCEPTION_ID_DPLB_EXCEPTION   | 4                    |
| #define XIL_EXCEPTION_ID_DIV_BY_ZERO      | 5                    |
| #define XIL_EXCEPTION_ID_FPU              | 6                    |
| #define XIL_EXCEPTION_ID_MMU              | 7                    |
| #define XIL_EXCEPTION_ID_LAST             | XIL_EXCEPTION_ID_MMU |

# PowerPC 405 Processor-Specific Functions and Macros

The following functions and macros are used with PowerPC 405 Processors.

# void Xil\_ExceptionDisableMask(u32 Mask)

Disable exceptions.

Parameters:

 ${\tt Mask}$  is a bitmask for exceptions to be disabled.

# void Xil\_ExceptionEnableMask(u32 Mask)

Enable exceptions.

Parameters:

 ${\tt Mask}$  is a bitmask for exceptions to be enabled.

Table 10: Macros Used for Both Enabling and Disabling Exceptions

| Macro                              | Value      |
|------------------------------------|------------|
| #define XIL_EXCEPTION_CRITICAL     | 0x00020000 |
| #define XIL_EXCEPTION_NON_CRITICAL | 0x00008000 |
| #define XIL_EXCEPTION_ALL          | 0x00028000 |



Table 11: Macros Used for Registering Exceptions

| Масто                                           | Value |
|-------------------------------------------------|-------|
| #define XIL_EXCEPTION_ID_FIRST                  | 0     |
| #define XIL_EXCEPTION_ID_JUMP_TO_ZERO           | 0     |
| #define XIL_EXCEPTION_ID_CRITICAL_INT           | 1     |
| #define XIL_EXCEPTION_ID_MACHINE_CHECK          | 2     |
| #define XIL_EXCEPTION_ID_DATA_STORAGE_INT       | 3     |
| #define XIL_EXCEPTION_ID_INSTRUCTION_STORAGE_IN | т 4   |
| #define XIL_EXCEPTION_ID_NON_CRITICAL_INT       | 5     |
| #define XIL_EXCEPTION_ID_ALIGNMENT_INT          | 6     |
| #define XIL_EXCEPTION_ID_PROGRAM_INT            | 7     |
| #define XIL_EXCEPTION_ID_FPU_UNAVAILABLE_INT    | 8     |
| #define XIL_EXCEPTION_ID_SYSTEM_CALL            | 9     |
| #define XIL_EXCEPTION_ID_APU_AVAILABLE          | 10    |
| #define XIL_EXCEPTION_ID_PIT_INT                | 11    |
| #define XIL_EXCEPTION_ID_FIT_INT                | 12    |
| #define XIL_EXCEPTION_ID_WATCHDOG_TIMER_INT     | 13    |
| #define XIL_EXCEPTION_ID_DATA_TLB_MISS_INT      | 14    |
| #define XIL_EXCEPTION_ID_INSTRUCTION_TLB_MISS_I | NT 15 |
| #define XIL_EXCEPTION_ID_DEBUG_INT              | 16    |
| #define XIL_EXCEPTION_ID_LAST                   | 16    |

# PowerPC 440 Processor-Specific Functions and Macros

The following functions and macros are used with PowerPC 440 Processors.

# void Xil\_ExceptionDisableMask(u32 Mask)

Disable exceptions.

Parameters:

Mask is a mask for exceptions to be disabled.

# void Xil\_ExceptionEnableMask(u32 Mask)

Enable exceptions.

Parameters:

Mask is a bitmask for exceptions to be disabled.

Table 12, page 68 lists the macros used for enabling exceptions.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 67



Table 12: Macros Used for Enabling Exceptions

| Масто                                             | Value      |
|---------------------------------------------------|------------|
| #define XIL_EXCEPTION_CRITICAL                    | 0x00020000 |
| #define XIL_EXCEPTION_NON_CRITICAL                | 0x00008000 |
| #define XIL_EXCEPTION_MACHINE_CHECK               | 0x00001000 |
| #define XIL_EXCEPTION_DEBUG                       | 0x00000200 |
| #define XIL_EXCEPTION_ALL                         | 0x00029200 |
| #define XIL_EXCEPTION_ID_FIRST                    | 0          |
| #define XIL_EXCEPTION_ID_CRITICAL_INT             | 0          |
| #define XIL_EXCEPTION_ID_MACHINE_CHECK            | 1          |
| #define XIL_EXCEPTION_ID_DATA_STORAGE_INT         | 2          |
| #define XIL_EXCEPTION_ID_INSTRUCTION_STORAGE_INT  | 3          |
| #define XIL_EXCEPTION_ID_NON_CRITICAL_INT         | 4          |
| #define XIL_EXCEPTION_ID_ALIGNMENT_INT            | 5          |
| #define XIL_EXCEPTION_ID_PROGRAM_INT              | 6          |
| #define XIL_EXCEPTION_ID_FPU_UNAVAILABLE_INT      | 7          |
| #define XIL_EXCEPTION_ID_SYSTEM_CALL              | 8          |
| #define XIL_EXCEPTION_ID_APU_AVAILABLE            | 9          |
| #define XIL_EXCEPTION_ID_DEC_INT                  | 10         |
| #define XIL_EXCEPTION_ID_FIT_INT                  | 11         |
| #define XIL_EXCEPTION_ID_WATCHDOG_TIMER_INT       | 12         |
| #define XIL_EXCEPTION_ID_DATA_TLB_MISS_INT        | 13         |
| #define XIL_EXCEPTION_ID_INSTRUCTION_TLB_MISS_INT | 14         |
| #define XIL_EXCEPTION_ID_DEBUG_INT                | 15         |
| #define XIL_EXCEPTION_ID_LAST                     | 15         |

# Cache (xil\_cache)

## **Header File**

#include "xil\_cache.h"

## **Common API**

The functions listed in this sub-section can be executed on all processors.

# void Xil\_DCacheDisable()

Disable the data cache.

# void Xil\_DCacheEnable()

On MicroBlaze processors, enable the data cache.

On PowerPC 405 processors, enable the data cache with region mask 0x8000001.

On PowerPC 440 processors, enable the data cache with region mask 0xC0000001.

Send Feedback ber 23, 2013



## void Xil\_DCacheFlush()

Flush the entire data cache. If any cacheline is dirty (has been modified), it is written to system memory. The entire data cache will be invalidated.

# void Xil\_DCacheFlushRange(u32 Addr, u32 Len)

Flush the data cache for the given address range. If any memory in the address range (identified as Addr) has been modified (and are dirty), the modified cache memory will be written back to system memory. The cacheline will also be invalidated.

#### Parameters:

Addr is the starting address of the range to be flushed.

Len is the length, in bytes, to be flushed.

## void Xil\_DCacheInvalidate()

Invalidate the entire data cache. If any cacheline is dirty (has been modified), the modified contents are lost.

# void Xil\_DCacheInvalidateRange(u32 Addr, u32 Len)

Invalidate the data cache for the given address range. If the bytes specified by the address (Addr) are cached by the data cache, the cacheline containing that byte is invalidated. If the cacheline is modified (dirty), the modified contents are lost.

#### Parameters:

Addr is address of range to be invalidated.

Len is the length in bytes to be invalidated.

#### void Xil ICacheDisable()

Disable the instruction cache.

#### void Xil\_ICacheEnable()

On MicroBlaze processors, enable the instruction cache.

On PowerPC 405 processors, enable the instruction cache with region mask 0x8000001.

On PowerPC 440 processors, enable the instruction cache with region mask 0xC000001.

#### void Xil ICacheInvalidate()

Invalidate the entire instruction cache.

# void Xil\_ICacheInvalidateRange(u32 Addr, u32 Len)

Invalidate the instruction cache for the given address range.

#### Parameters:

Addr is address of range to be invalidated.

Len is the length in bytes to be invalidated.

Send Feedback 69



# PowerPC 405 Processor-Specific Functions and Macros

The following functions are specific to PowerPC 405 processors.

void Xil\_DCacheEnableRegion(u32 Regions)

void Xil\_ICacheEnableRegion(u32 Regions)

# void Xil\_DCacheEnableRegion(u32 Regions)

Enable the data cache region.

#### Parameters:

| Regions <sup>1</sup> | Cached Address Range                    |
|----------------------|-----------------------------------------|
| 0x80000000           | [0, 0x7FFFFFF]                          |
| 0x0000001            | [0xF8000000, 0xFFFFFFF]                 |
| 0x80000001           | [0, 0x7FFFFFF],[0xF8000000, 0xFFFFFFFF] |

Regions to be marked as cacheable. Each bit in the regions variable stands for 128 MB of memory.

# void Xil\_ICacheEnableRegion(u32 Regions)

Enable the instruction cache.

#### Parameters:

| Regions <sup>1</sup> | Cached Address Range                    |
|----------------------|-----------------------------------------|
| 0x80000000           | [0, 0x7FFFFFF]                          |
| 0x0000001            | [0xF8000000, 0xFFFFFFF]                 |
| 0x80000001           | [0, 0x7FFFFFF],[0xF8000000, 0xFFFFFFFF] |

<sup>1.</sup> Regions to be marked as cacheable. Each bit in the regions variable stands for 128 MB of memory.



# PowerPC 440 Processor-Specific Functions and Macros

The following functions are specific to PowerPC 440 processors.

# void Xil\_DCacheEnableRegion(u32 Regions)

Enable the data cache.

#### Parameters:

| Regions <sup>1</sup> | Cached Address Range                        |
|----------------------|---------------------------------------------|
| 0x4000_0000          |                                             |
| 0x8000_0000          | [0, 0x0FFF_FFFF]                            |
| 0xC000_0000          |                                             |
| 0x0000_0001          |                                             |
| 0x0000_0002          | [0xF000_0000, 0xFFFF_FFFF]                  |
| 0x0000_0003          |                                             |
| 0x4000_0001          |                                             |
| 0x4000_0002          |                                             |
| 0x4000_0003          |                                             |
| 0x8000_0001          |                                             |
| 0x8000_0002          | [0, 0x0FFF_FFFF],[0xF000_0000, 0xFFFF_FFFF] |
| 0x8000_0003          |                                             |
| 0xC000_0001          |                                             |
| 0xC000_0002          |                                             |
| 0xC000_0003          |                                             |

Regions of memory to be marked as cacheable. Each pair of adjacent bits in the regions variable stands for 256 MB of memory. Setting either bit in the pair will enable caching for the corresponding region.



## void Xil\_ICacheEnableRegion(u32 Regions)

Enable the instruction cache.

Parameters:

| Regions <sup>1</sup> | Cached Address Range                        |
|----------------------|---------------------------------------------|
| 0x4000_0000          |                                             |
| 0x8000_0000          | [0, 0x0FFF_FFFF]                            |
| 0xC000_0000          |                                             |
| 0x0000_0001          |                                             |
| 0x0000_0002          | [0xF000_0000, 0xFFFF_FFFF]                  |
| 0x0000_0003          |                                             |
| 0x4000_0001          |                                             |
| 0x4000_0002          |                                             |
| 0x4000_0003          |                                             |
| 0x8000_0001          |                                             |
| 0x8000_0002          | [0, 0x0FFF_FFFF],[0xF000_0000, 0xFFFF_FFFF] |
| 0x8000_0003          |                                             |
| 0xC000_0001          |                                             |
| 0xC000_0002          |                                             |
| 0xC000_0003          |                                             |

<sup>1.</sup> Regions of memory to be marked as cacheable. Each pair of adjacent bits in the regions variable stands for 256 MB of memory. Setting either bit in the pair will enable caching for the corresponding region.

# Assert (xil\_assert)

## **Header File**

#include "xil\_assert.h"

## **Typedef**

typedef void(\* Xil\_AssertCallback)(char \*Filename, int Line)

#### Common API

The functions listed in this sub-section can be executed on all processors.

```
void Xil_Assert(char *File, int Line)
```

Implement assert. Currently, it calls a user-defined callback function if one has been set. Then, potentially enters an infinite loop depending on the value of the Xil\_AssertWait variable.

#### Parameters:

File is the name of the filename of the source.

Line is the line number within File.



## void Xil\_AssertSetCallback(xil\_AssertCallback Routine)

Set up a callback function to be invoked when an assert occurs. If there was already a callback installed, then it is replaced.

#### Parameters:

Routine is the callback to be invoked when an assert is taken.

## #define Xil\_AssertVoid(Expression)

This assert macro is to be used for functions that do not return anything (void). This can be used in conjunction with the Xil\_AssertWait boolean to accommodate tests so that asserts that fail still allow execution to continue.

#### Parameters:

Expression is the expression to evaluate. If it evaluates to false, the assert occurs.

# #define Xil\_AssertNonvoid(Expression)

This assert macro is to be used for functions that return a value. This can be used in conjunction with the Xil\_AssertWait boolean to accommodate tests so that asserts that fail still allow execution to continue.

#### Parameters:

Expression is the expression to evaluate. If it evaluates to false, the assert occurs.

#### Returns:

Returns 0 unless the Xil\_AssertWait variable is true, in which case no return is made and an infinite loop is entered.

## #define Xil\_AssertVoidAlways()

Always assert. This assert macro is to be used for functions that do not return anything (void). Use for instances where an assert should always occur.

#### Returns:

Returns void unless the Xil\_AssertWait variable is true, in which case no return is made and an infinite loop is entered.

## #define Xil\_AssertNonvoidAlways()

Always assert. This assert macro is to be used for functions that return a value. Use for instances where an assert should always occur.

#### Returns:

Returns void unless the  $xil_AssertWait$  variable is true, in which case no return is made and an infinite loop is entered.

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 73



## **Extra Header File**

The  $xil_hal.h$  header file is provided as a convenience. It includes all the header files related to the Hardware Abstraction Layer. The contents of this header file are as follows:

```
#ifndef XIL_HAL_H
#define XIL_HAL_H

#include "xil_assert.h"
#include "xil_exception.h"
#include "xil_cache.h"
#include "xil_io.h"
#include "xil_types.h"

#endif
```

# Test Memory (xil\_testmem)

# **Description**

A subset of the memory tests can be selected or all of the tests can be run in order. If there is an error detected by a subtest, the test stops and the failure code is returned. Further tests are not run even if all of the tests are selected.

#### **Subtest Descriptions**

#### XIL TESTMEM ALLMEMTESTS

Runs all of the subtests.

## XIL TESTMEM INCREMENT

Incrementing Value test.

This test starts at XIL\_TESTMEM\_MEMTEST\_INIT\_VALUE and uses the incrementing value as the test value for memory.

#### XIL\_TESTMEM\_WALKONES

Walking Ones test.

This test uses a walking "1" as the test value for memory.

```
location 1 = 0 \times 00000001
location 2 = 0 \times 000000002
```

## XIL\_TESTMEM\_WALKZEROS

Walking Zeros test.

This test uses the inverse value of the walking ones test as the test value for memory.

```
location 1 = 0xfffffffff
location 2 = 0xffffffff
...
```



#### XIL\_TESTMEM\_INVERSEADDR

Inverse Address test.

This test uses the inverse of the address of the location under test as the test value for memory.

#### XIL TESTMEM FIXEDPATTERN

Fixed Pattern test.

This test uses the provided patterns as the test value for memory.

If zero is provided as the pattern, the test uses <code>OxDEADBEEF</code>.

**Caution!** The tests are DESTRUCTIVE. Run them before any initialized memory spaces have been set up. The address provided to the memory tests is not checked for validity, except for the case where the value is NULL. It is possible to provide a code-space pointer for this test to start with and ultimately destroy executable code causing random failures.

**Note:** This test is used for spaces where the address range of the region is smaller than the data width. If the memory range is greater than 2 to the power of width, the patterns used in XIL\_TESTMEM\_WALKONES and XIL\_TESTMEM\_WALKZEROS will repeat on a boundary of a power of two, making it more difficult to detect addressing errors. The XIL\_TESTMEM\_INCREMENT and XIL\_TESTMEM\_INVERSEADDR tests suffer the same problem. If you need to test large blocks of memory, it is recommended that you break them up into smaller regions of memory to allow the test patterns used not to repeat over the region tested.

#### **Header File**

#include "xil\_testmem.h"

#### Common API

int Xil\_Testmem8(u8 \*Addr, u32 Words, u8 Pattern, u8
 Subtest)

Perform a destructive 8-bit wide memory test.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Words is the length of the block.

Pattern is the constant used for the constant pattern test, if 0, 0xDEADBEEF is used. Subtest is the test selected. See xil testmem.h for possible values.

#### Returns:

-1 is returned for a failure

0 is returned for a pass

**Note:** Used for spaces where the address range of the region is smaller than the data width. If the memory range is greater than 2 to the power of width, the patterns used in XIL\_TESTMEM\_WALKONES and XIL\_TESTMEM\_WALKZEROS repeat on a boundary of a power of two, which makes detecting addressing errors more difficult. This is true of XIL\_TESTMEM\_INCREMENT and XIL\_TESTMEM\_INVERSEADDR tests also. If you need to test large blocks of memory, it is recommended that you break them up into smaller regions of memory to allow the test patterns used not to repeat over the region tested.



75



int Xil\_Testmem16(u16 \*Addr, u32 Words, u16 Pattern, u8
 Subtest)

Perform a destructive 16-bit wide memory test.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Words is the length of the block.

Pattern is the constant used for the constant pattern test, if 0, 0xDEADBEEF is used. Subtest is the test selected. See xil testmem.h for possible values.

#### Returns:

-1 is returned for a failure.

0 is returned for a pass.

**Note:** Used for spaces where the address range of the region is smaller than the data width. If the memory range is greater than 2 to the power of width, the patterns used in XIL\_TESTMEM\_WALKONES and XIL\_TESTMEM\_WALKZEROS repeat on a boundary of a power of two, making detecting addressing errors more difficult.

This is true of XIL\_TESTMEM\_INCREMENT and XIL\_TESTMEM\_INVERSEADDR tests also. If you need to test large blocks of memory, it is recommended that you break them up into smaller regions of memory to allow the test patterns used not to repeat over the region tested.

```
int Xil_Testmem32 (u32 *Addr, u32 Words, u32 pattern, u8
   Subtest)
```

Perform a destructive 32-bit wide memory test.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Words is the length of the block.

Pattern is the constant used for the constant pattern test, if 0, 0xDEADBEEF is used.

Subtest is the test selected. See xil\_testmem.h for possible values.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

**Note:** This test is used for spaces where the address range of the region is smaller than the data width. If the memory range is greater than 2 to the power of width, the patterns used in XIL\_TESTMEM\_WALKONES and XIL\_TESTMEM\_WALKZEROS repeat on a boundary of a power of two, making detecting addressing errors more difficult. This is true of the XIL\_TESTMEM\_INCREMENT and XIL\_TESTMEM\_INVERSEADDR tests also. If you need to test large blocks of memory, it is recommended that you break them up into smaller regions of memory to allow the test patterns used not to repeat over the region tested.

# Test Register IO (xil\_testio)

This file contains utility functions to teach endian-related memory I/O functions.

#### **Header File**

#include "xil\_testio.h"



#### **Common API**

int Xil\_TestIO8(u8 \*Addr, int Len, u8 Value)

Perform a destructive 8-bit wide register IO test where the register is accessed using Xil\_Out8 and Xil\_In8. the Xil\_TestIO8 function compares the read and write values.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Len is the length of the block.

Value is the constant used for writing the memory.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

int Xil\_TestIO16(u8 \*Addr, int Len, u16 Value, int Kind,
 int Swap)

Perform a destructive 16-bit wide register IO test. Each location is tested by sequentially writing a 16-bit wide register, reading the register, and comparing value. This function tests three kinds of register IO functions, normal register IO, little-endian register IO, and bigendian register IO. When testing little/big-endian IO, the function performs the following sequence:

Xil\_Out16LE/Xil\_Out16BE, Xil\_In16, Compare In-Out values, Xil\_Out16, Xil\_In16LE/Xil\_In16BE, Compare In-Out values. Whether to swap the read-in value before comparing is controlled by the 5th argument.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Len is the length of the block.

Value is the constant used for writing the memory.

Swap indicates whether to byte swap the read-in value.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

Send Feedback

77



```
int Xil_TestIO32(u8 *Addr, int Len, u32 Value, int Kind,
   int Swap)
```

Perform a destructive 32-bit wide register IO test. Each location is tested by sequentially writing a 32-bit wide register, reading the register, and comparing value. This function tests three kinds of register IO functions, normal register IO, little-endian register IO, and big-endian register IO. When testing little/big-endian IO, the function performs the following sequence:

Xil\_Out32LE/Xil\_Out32BE, Xil\_In32, Compare In-Out values, Xil\_Out32,

Xil\_In32LE/Xil\_In32BE, Compare In-Out values. Whether to swap the read-in value before comparing is controlled by the 5th argument.

#### Parameters:

Addr is a pointer to the region of memory to be tested.

Len is the length of the block.

Value is the constant used for writing the memory.

Kind is the test kind. Acceptable values are: XIL\_TESTIO\_DEFAULT, XIL TESTIO LE, XIL TESTIO BE.

Swap indicates whether to byte swap the read-in value.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

# Test Cache (xil\_testcache)

This file contains utility functions to test the cache.

#### **Header File**

```
#include "xil_testcache.h"
```

#### Common API

#### int Xil\_TestDCacheAll()

Tests the DCache related functions on all related API tests such as Xil\_DCacheFlush and Xil\_DCacheInvalidate. This test function writes a constant value to the data array, flushes the DCache, writes a new value, and then invalidates the DCache.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

#### int Xil\_TestDCacheRange()

Tests the DCache range-related functions on a range of related API tests such as Xil\_DCacheFlushRange and Xil\_DCacheInvalidate\_range. This test function writes a constant value to the data array, flushes the range, writes a new value, and then invalidates the corresponding range.

#### Returns:

0 is returned for a pass.

-1 is returned for a failure.

Send Feedback ber 23, 2013



# int Xil\_TestICacheAll()

Perform xil\_icache\_invalidate().

Returns:

0 is returned for a pass. The function will hang if it fails.

# int Xil\_TestICacheRange()

Returns:

0 is returned for a pass. The function will hang if it fails.

# **Hardware Abstraction Layer Migration Tips**

# **Mapping Header Files to HAL Header Files**

You can map old header files to the new HAL header files as listed in Table 13.

Table 13: HAL Header File Mapping

| Area                        | Old Header File                   | New Header File         |
|-----------------------------|-----------------------------------|-------------------------|
| Register IO                 | "xio.h"                           | "xil_io.h"              |
| Exception                   | "xexception_I.h" "mb_interface.h" | "xil_exception.h"       |
| Cache                       | "xcache.h" "mb_interface.h"       | "xil_cache.h"           |
| Interrupt                   | "xexception_I.h" "mb_interface.h" | "xil_exception.h"       |
| Typedef u8 u16 u32          | "xbasic_types.h"                  | "xil_types.h"           |
| Typedef of Xuint32 Xfloat32 | "xbasic_types.h"                  | Deprecated. Do not use. |
| Assert                      | "xbasic_types.h"                  | "xil_assert.h"          |
| Test Memory                 | "xutil.h"                         | "xil_testmem.h"         |
| Test Register IO            | None                              | "xil_testio.h"          |
| Test Cache                  | None                              | "xil_testcache.h"       |

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 79



# **Mapping Functions to HAL Functions**

You can map old functions to the new HAL functions as follows.

# Table 14: I/O Function Mapping

| Old xio          | New xil_io          |
|------------------|---------------------|
| #include "xio.h" | #include "xil_io.h" |
| XIo_ln8          | Xil_In8             |
| XIo_Out8         | Xil_Out8            |
| XIo_In16         | Xil_In16            |
| XIo_Out16        | Xil_Out16           |
| XIo_In32         | Xil_In32            |
| XIo_Out32        | Xil_Out32           |

# Table 15: Exception Function Mapping

| Old xexception                                             | New Xil_exception                                                                             |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| #include "xexception_I.h"<br>#include "mb_interface.h"     | #include "xil_exception.h"                                                                    |
| XExc_Init                                                  | Xil_ExceptionInit                                                                             |
| XExc_mEnableException microblaze_enable_exceptions         | For all processors: Xil_ExceptionEnable(void) For PowerPC Only: Xil_ExceptionEnableMask(void) |
| XExc_registerHandler microblaze_register_exception_handler | Xil_ExceptionRegisterHandler                                                                  |
| XExc_RemoveHandler                                         | Xil_ExceptionRemoveHandler                                                                    |
| XExc_mDisableExceptions microblaze_disable_exceptions      | Xil_ExceptionDisable                                                                          |

# Table 16: Interrupt Function Mapping

| Old Interrupt                                                                             | New Xil_interrupt                                            |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| #include "xexception_I.h"                                                                 | #include "xil_exception.h"                                   |
| XExc_RegisterHandler(XEXC_ID_NON_CRITI CAL, handler) microblaze_register_handler(handler) | Xil_ExceptionRegisterHandler(XIL_EXCEPTIO N_ID_INT, handler) |



Table 17: Cache Function Mapping

| Old xcache                                                      | New xil_cache                                                                                |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| #include "Xcache_l.h"<br>#include "mb_interface.h"              | #include "xil_cache.h"                                                                       |
| XCache_EnableDCache microblaze_enable_dcache                    | For all processors: Xil_DCacheEnable(void) For PowerPC only: Xil_DCacheEnableRegion(regions) |
| XCache_DisableDCache microblaze_disable_dcache                  | Xil_DCacheDisable                                                                            |
| XCache_InvalidateDCacheRange microblaze_invalidate_dcache_range | Xil_DCacheInvalidateRange                                                                    |
| microblaze_invalidate_dcache                                    | Xil_DCacheInvalidate                                                                         |
| XCache_FlushDCacheRange microblaze_flush_dcache_range           | Xil_DCacheFlushRange                                                                         |
| microblaze_flush_dcache                                         | Xil_DCacheFlush                                                                              |
| XCache_EnableICache microblaze_enable_icache                    | For all processors: Xil_ICacheEnable(void) For PowerPC only: Xil_ICacheEnableRegion(regions) |
| XCache_DisableICache microblaze_disable_icache                  | Xil_ICacheDisable                                                                            |
| XCache_InvalidateICacheRange microblaze_invalidate_icache_Range | Xil_ICacheInvalidateRange                                                                    |
| microblaze_invalidate_icache                                    | Xil_ICacheInvalidate                                                                         |

# Table 18: Assert Function Mapping

| Old ASSERT                | New xil_assert          |
|---------------------------|-------------------------|
| #include "xbasic_types.h" | #include "xil_assert.h" |
| XAssert                   | Xil_Assert              |
| XASSERT_VOID              | Xil_AssertVoid          |
| XASSERT_NONVOID           | Xil_AssertNonvoid       |
| XASSERT_VOID_ALWAYS       | Xil_AssertVoidAlways    |
| XASSERT_NONVOID_ALWAYS    | Xil_AssertNonvoidAlways |
| XAssertSetCallback        | Xil_AssertSetCallback   |

# Table 19: Memory Test Function Mapping

| Old XUtil_Memtest  | New xil_util_testmem          |
|--------------------|-------------------------------|
| #include "xutil.h" | #include "xil_util_testmem.h" |
| XUtil_MemoryTest32 | Xil_Testmem32                 |
| XUtil_MemoryTest16 | Xil_Testmem16                 |
| XUtil_MemoryTest8  | Xil_Testmem8                  |

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 81



# Program Profiling

The Standalone OS supports program profiling in conjunction with the GNU compiler tools and the Xilinx Microprocessor Debugger (XMD). Profiling a program running on a hardware (board) provides insight into program execution and identifies where execution time is spent. The interaction of the program with memory and other peripherals can be more accurately captured.

Program running on hardware target is profiled using *software intrusive* method. In this method, the profiling software code is instrumented in the user program. The profiling software code is a part of the <code>libxil.a</code> library and is generated when software intrusive profiling is enabled in Standalone. For more details on about profiling, refer to the "Profile Overview" section of the *SDK Help.* 

When the **-pg** profile option is specified to the compiler (either mb-gcc or powerpc-eabi-gcc), the profiling functions are linked with the application to profile automatically. The generated executable file contains code to generate profile information.

Upon program execution, this instrumented profiling function stores information on the hardware. XMD collects the profile information and generates the output file, which can be read by the GNU gprof tool. The program functionality remains unchanged but it slows down the execution.

**Note:** The profiling functions do not have any explicit application API. The library is linked due to profile calls ( mcount) introduced by GCC for profiling.

# **Profiling Requirements**

- Software intrusive profiling requires memory for storing profile information. You can use any memory in the system for profiling.
- A timer is required for sampling instruction address. The xps\_timer/axi\_timer is the supported profile timer. For PowerPC processor systems, the Programmable Interrupt Timer (PIT) can be used as profile timer also.

# **Profiling Functions**

#### \_profile\_init

Called before the application main() function. Initializes the profile timer routine and registers timer handler accordingly, based on the timer used, connects to the processor, and starts the timer. The Tcl routine of Standalone library determines the timer type and the connection to processor, then generates the #defines in the profile\_config.h file.

Refer to the "Microprocessor Library Definition (MLD)" chapter in the *Embedded System Tools Reference Manual (UG111)*, which is available in the installation directory. A link to this document is also provided in "MicroBlaze Processor API," page 1.

#### \_mcount

Called by the \_mcount function, which is inserted at every function start by gcc. Records the *caller* and *callee* information (Instruction address), which is used to generate call graph information.

#### \_profile\_intr\_handler

The interrupt handler for the profiling timer. The timer is set to sample the executing application for PC values at fixed intervals and increment the Bin count. This function is used to generate the histogram information.



# Configuring the Standalone OS

You can configure the Standalone OS using the Board Support Package Settings dialog box in SDK.

Table 20 lists the configurable parameters for the Standalone OS.

**Table 20: Configuration Parameters** 

| Parameter                         | Туре                     | Default<br>Value | Description                                                                                                                                                                                                                           |
|-----------------------------------|--------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| enable_sw_intrusive_<br>profiling | Bool                     | false            | Enable software intrusive profiling functionality. Select true to enable.                                                                                                                                                             |
| profile_timer                     | Peripheral none Instance | none             | Specify the timer to use for profiling. Select an xps_timer or axi_timer                                                                                                                                                              |
|                                   |                          |                  | from the list of displayed instances.                                                                                                                                                                                                 |
|                                   |                          |                  | For a PowerPC system, select <b>none</b> to use the built-in PIT timer.                                                                                                                                                               |
|                                   |                          |                  | For Cortex A9, the ARM Cortex-A9 Private timer is used.                                                                                                                                                                               |
| stdin                             | Peripheral<br>Instance   | none             | Specify the <b>STDIN</b> peripheral from the drop down list                                                                                                                                                                           |
| stdout                            | Peripheral<br>Instance   | none             | Specify the <b>STDOUT</b> peripheral from the drop down list.                                                                                                                                                                         |
| predecode_fpu_exception           | Bool                     | false            | This parameter is valid only for MicroBlaze processor when FPU exceptions are enabled in the hardware. Setting this to true will include extra code that decodes and stores the faulting FP instruction operands in global variables. |

# MicroBlaze MMU Example

The  $tlb\_add$  function adds a single TLB entry. The parameters are:

| tlbindex | The index of the TLB entry to be updated. |
|----------|-------------------------------------------|
| tlbhi    | The value of the TLBHI field.             |
| tlblo    | The value of the TLBLO field.             |

Given a base and high address, the tlb\_add\_entries function figures the minimum number page mappings/TLB entries required to cover the area. This function uses recursion to figure the entire range of mappings.

Send Feedback 83



#### Parameters:

| base      | The base address of the region of memory                                                                   |
|-----------|------------------------------------------------------------------------------------------------------------|
| high      | The high address of the region of memory                                                                   |
| tlbaccess | The type of access required for this region of memory. It can be a logical or -ing of the following flags: |
|           | 0 indicates read-only access                                                                               |
|           | TLB_ACCESS_EXECUTABLE means the region is executable                                                       |
|           | TLB_ACCESS_WRITABLE means the region is writable                                                           |

#### Returns: 1 on success and 0 on failure

```
static int tlb_add_entries (unsigned int base, unsigned int high, unsigned
int tlbaccess)
    int sizeindex, tlbsizemask;
   unsigned int tlbhi, tlblo;
   unsigned int area_base, area_high, area_size;
    static int tlbindex = 0;
    // Align base and high to 1KB boundaries
   base = base & 0xfffffc00;
   high = (high >= 0xfffffc00) ? 0xfffffffff : ((high + 0x400) & 0xfffffc00)
- 1;
    // Start trying to allocate pages from 16 MB granularity down to 1 KB
    area\_size = 0x1000000;
                                         // 16 MB
    tlbsizemask = 0x380;
                                         // \text{ TLBHI[SIZE]} = 7 (16 \text{ MB})
    for (sizeindex = 7; sizeindex >= 0; sizeindex--) {
        area base = base & sizemask[sizeindex];
        area_high = area_base + (area_size - 1);
        // if (area_base <= (0xffffffff - (area_size - 1))) {</pre>
        if ((area_base >= base) && (area_high <= high)) {</pre>
            if (tlbindex < TLBSIZE) {</pre>
           tlbhi = (base & sizemask[sizeindex]) | tlbsizemask | 0x40;
// TLBHI: TAG, SIZE, V
           tlblo = (base & sizemask[sizeindex]) | tlbaccess | 0x8;
// TLBLO: RPN, EX, WR, W
                tlb_add (tlbindex, tlbhi, tlblo);
                tlbindex++;
            } else {
                // We only handle the 64 entry UTLB management for now
                return 0;
            // Recursively add entries for lower area
            if (area_base > base)
                if (!tlb_add_entries (base, area_base - 1, tlbaccess))
                    return 0;
```



```
// Recursively add entries for higher area
if (area_high < high)
    if (!tlb_add_entries(area_high + 1, high, tlbaccess))
        return 0;

break;
}
// else, we try the next lower page size
area_size = area_size >> 2;
tlbsizemask = tlbsizemask - 0x80;
}
return 1;
}
```

# For a complete example, refer to:

 $\$XILINX\_SDK/sw/lib/bsp/xilkernel\_v5\_00\_a/src/src/arch/microblaze/mpu.c.$ 

UG647 October 23, 2013 <a href="https://www.xilinx.com">www.xilinx.com</a> Send Feedback 85





UG646 March 20, 2013

# Xilkernel (v5.01.a)

# **Overview**

Xilkernel is a small, robust, and modular kernel. It is highly integrated with the Platform Studio framework and is a free software library that you receive with the Xilinx Software Development Kit (SDK). Xilkernel:

- Allows a high degree of customization, letting you tailor the kernel to an optimal level both in terms of size and functionality.
- Supports the core features required in a lightweight embedded kernel, with a POSIX API.
- Works on MicroBlaze<sup>™</sup>, PowerPC<sup>®</sup> 405, and PowerPC 440 processors.

Xilkernel IPC services can be used to implement higher level services (such as networking, video, and audio) and subsequently run applications using these services.

# Why Use a Kernel?

The following are a few of the deciding factors that can influence your choice of using a kernel as the software platform for your next application project:

- Typical embedded control applications comprise various tasks that need to be performed
  in a particular sequence or schedule. As the number of control tasks involved grows, it
  becomes difficult to organize the sub-tasks manually, and to time-share the required work.
  The responsiveness and the capability of such an application decreases dramatically
  when the complexity is increased.
- Breaking down tasks as individual applications and implementing them on an operating system (OS) is much more intuitive.
- A kernel enables the you to write code at an abstract level, instead of at a small, microcontroller-level standalone code.
- Many common and legacy applications rely on OS services such as file systems, time
  management, and so forth. Xilkernel is a thin library that provides these essential
  services. Porting or using common and open source libraries (such as graphics or network
  protocols) might require some form of these OS services also.

# **Key Features**

Xilkernel includes the following key features:

- High scalability into a given system through the inclusion or exclusion of functionality as required.
- Complete kernel configuration and deployment within minutes from inside of SDK.
- Robustness of the kernel: system calls protected by parameter validity checks and proper return of POSIX error codes.
- A POSIX API targeting embedded kernels, win core kernel features such as:
  - Threads with round-robin or strict priority scheduling.
  - Synchronization services: semaphores and mutex locks.
  - IPC services: message queues and shared memory.
  - Dynamic buffer pool memory allocation.
  - Software timers.
  - User-level interrupt handling.
- Static thread creation that startup with the kernel.

© 2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United



- · System call interface to the kernel.
- Exception handling for the MicroBlaze processor.
- Memory protection using MicroBlaze Memory Management (Protection) Unit (MMU) features when available.

# Additional Resources

 Xilkernel-based example designs: http://www.xilinx.com/ise/embedded/edk\_examples.htm

# Xilkernel Organization

The kernel is highly modular in design. You can select and customize the kernel modules that are needed for the application at hand. Customizing the kernel is discussed in detail in "Kernel Customization," page 43<sup>(1)</sup>. Figure 1 shows the various modules of Xilkernel:



Figure 1: Xilkernel Modules

# Building Xilkernel Applications

Xilkernel is organized in the form of a library of kernel functions. This leads to a simple model of kernel linkage. To build Xilkernel, you must include Xilkernel in your software platform, configure it appropriately, and run Libgen to generate the Xilkernel library. Your application sources can be edited and developed separately. After you have developed your application, you must link with the Xilkernel library, thus pulling in all the kernel functionality to build the final kernel image. The Xilkernel library is generated as libxilkernel.a. Figure 2, page 3 shows this development flow.

Internally, Xilkernel also supports the much more powerful, traditional OS-like method of linkage and separate executables. Conventional operating systems have the kernel image as a separate file and each application that executes on the kernel as a separate file. However, Xilinx recommends that you use the more simple and more elegant library linkage mode. This mode provides maximum ease of use. It is also the preferred mode for debugging, downloading, and bootloading. The separate executable mode is required only by those who have advanced requirements in the form of separate executables. The separate executable mode and its caveats are documented in "Deprecated Features," page 51.

The following are the steps for the kernel linkage mode of application development:

<sup>1.</sup> Some of these features might not be fully supported in a given release of Xilkernel.



- 1. Application source C files should include the file xmk.h as the first file among others. For example, defining the includexmk.h flag makes available certain definitions and declarations from the GNU include files that are required by Xilkernel and applications.
- 2. Your application software project links with the library libxil.a. This library contains the actual kernel functions generated. Your application links with this and forms the final kernel and application image.
- 3. Xilkernel is responsible for all first level interrupt and exception handling on both the MicroBlaze and PowerPC processors. Therefore, you should not directly attempt to use any of the methods of handling interrupts documented for standalone programs. Instead refer to the section on interrupt handling for how to handle user level interrupts and exceptions.
- 4. You can control the memory map of the kernel by using the linker script feature of the final software application project that links with the kernel. Automatic linker script generation helps you here.
- 5. Your application must provide a main() which is the starting point of execution for your kernel image. Inside your main(), you can do any initialization and setup that you need to do. The kernel remains unstarted and dormant. At the point where your application setup is complete and you want the kernel to start, you must invoke xilkernel\_main() that starts off the kernel, enables interrupts, and transfers control to your application processes, as configured. Some system-level features may need to be enabled before invoking xilkernel\_main(). These are typically machine-state features such as cache enablement, hardware exception enablement which must be "always ON" even when context switching from application to application. Make sure that you setup such system state before invoking xilkernel\_main(). Also, you must not arbitrarily modify such system-state in your application threads. If a context switch occurs when the system state is modified, it could lead to subsequent threads executing without that state being enabled; consequently, you must lock out context switches and interrupts before you modify such a state.

**Note:** Your linker script must be aware of the requirements for the kernel. For example, on PowerPC 405 systems, there is a .vectors section that contains all first level exception handling code. Your final linker script must make sure that this section receives proper memory assignment.

Pure Separate Executable Mode Scenario

Proc<sub>1</sub>
Proc<sub>2</sub>
Proc<sub>3</sub>
System Call Handler
xilkernel.elf
Kernel Image

# Kernel Bundled Executable Mode Scenario



Figure 2: Xilkernel Development Flow

Send Feedback

3



# Xilkernel Process Model

The units of execution within Xilkernel are called *process contexts*. Scheduling is done at the process context level. There is no concept of thread groups combining to form, what is conventionally called a process. Instead, all the threads are peers and compete equally for resources. The POSIX threads API is the primary user-visible interface to these process contexts. There are a few other useful additional interfaces provided, that are not a part of POSIX. The interfaces allow creating, destroying, and manipulating created application threads. The actual interfaces are described in detail in "Xilkernel API," page 6. Threads are manipulated with thread identifiers. The underlying process context is identified with a process identifier *pid\_t*.

# Xilkernel Scheduling Model

Xilkernel supports either priority-driven, preemptive scheduling with time slicing (SCHED\_PRIO) or simple round-robin scheduling (SCHED\_RR). This is a global scheduling policy and cannot be changed on a per-thread basis. This must be configured statically at kernel generation time.

In SCHED\_RR, there is a single ready queue and each process context executes for a configured time slice before yielding execution to the next process context in the queue.

In SCHED\_PRIO there are as many ready queues as there are priority levels. Priority 0 is the highest priority in the system and higher values mean lower priority.

As shown in the following figure, the process that is at the head of the highest priority ready queue is always scheduled to execute next. Within the same priority level, scheduling is round-robin and time-sliced. If a ready queue level is empty, it is skipped and the next ready queue level examined for schedulable processes. Blocked processes are off their ready queues and in their appropriate wait queues. The number of priority levels can be configured for SCHED\_PRIO.

For both the scheduling models, the length of the ready queue can also be configured. If there are wait queues inside the kernel (in semaphores, message queues), they are configured as priority queues if scheduling mode is SCHED\_PRIO. Otherwise, they are configured as simple first-in-first-out (FIFO) queues.



Figure 3: Priority-Driven Scheduling



Each process context is in any of the following six states:

- PROC\_NEW A newly created process.
- PROC\_READY A process ready to execute.
- PROC\_RUN A process that is running.
- PROC\_WAIT A process that is blocked on a resource.
- PROC\_DELAY A process that is waiting for a timeout.
- PROC\_TIMED\_WAIT A process that is blocked on a resource and has an associated timeout.

When a process terminates, it enters a dead state called PROC\_DEAD. The process context state diagram is shown in the following figure.



Figure 4: Process Context States

5



# **POSIX Interface**

Xilkernel provides a POSIX interface to the kernel. Not all the concepts and interfaces defined by POSIX are available. A subset covering the most useful interfaces and concepts are implemented. Xilkernel programs can run almost equivalently on your desktop OS, like Linux or SunOS. This makes for easy application development, portability and legacy software support. The programming model appeals to those who have worked on equivalent POSIX interfaces on traditional operating systems. For those interfaces that have been provided, POSIX is rigorously adhered to in almost all cases. For cases that do differ, the differences are clearly specified. Refer to "Xilkernel API", for the actual interfaces and their descriptions.

# Xilkernel Functions

Click an item below view function summaries and descriptions for:

- Thread Management
- Semaphores
- Message Queues
- Shared Memory
- Mutex Locks
- Dynamic Buffer Memory Management
- Software Timers
- Memory Protection Overview

# Xilkernel API

# **Thread Management**

Xilkernel supports the basic POSIX threads API. Thread creation and manipulation is done in standard POSIX notation. Threads are identified by a unique thread identifier. The thread identifier is of type pthread\_t. This thread identifier uniquely identifies a thread for an operation. Threads created in the system have a kernel wrapper to which they return control to when they terminate. So, a specific exit function is not required at the end of the thread's code.

Thread stack is allocated automatically on behalf of the thread from a pool of Block Starting Symbol (BSS) memory that is statically allocated based upon the maximum number of system threads. You can also assign a custom piece of memory as the stack for each thread to create dynamically.

The entire thread module is optional and can be configured in or out as a part of the software specification. See "Configuring Thread Management," page 45 for more details on customizing this module.



7

# **Thread Management Function Summary**

The following list is a linked summary of the thread management functions in Xilkernel. Click on a function to view a detailed description.

```
int pthread_create(pthread_t thread, pthread_attr_t* att, void*(*start_func)(void*),void*
param)
void pthread_exit(void *value_ptr)
int pthread join(pthread t thread, void **value ptr)
int pthread_detach(pthread_t target)
int pthread_equal(pthread_t t1, pthread_t t2)
int pthread_getschedparam(pthread_t thread, int *policy, struct sched_param *param)
int pthread_setschedparam(pthread_t thread, int policy, const struct sched_param *param)
int pthread_attr_init(pthread_attr_t* attr)
int pthread_attr_destroy (pthread_attr_t* attr)
int pthread_attr_setdetachstate(pthread_attr_t* attr, int dstate)
int pthread_attr_getdetachstate(pthread_attr_t* attr, int *dstate)
int pthread_attr_setschedparam(pthread_attr_t* attr, struct sched_param *schedpar)
int pthread_attr_qetschedparam(pthread_attr_t* attr, struct sched_param* schedpar)
int pthread_attr_setstack(const pthread_attr_t *attr, void *stackaddr, size_t stacksize)
int pthread_attr_getstack(const pthread_attr_t *attr, void **stackaddr, size_t *stacksize)
pid_t get_currentPID(void)
int kill(pid_tpid)
int process_status(pid_t pid, p_stat *ps)
int xmk_add_static_thread(void* (*start_routine)(void *), int sched_priority)
int yield(void)
```



## **Thread Management Function Descriptions**

The following descriptions are the thread management interface identifiers.

int pthread\_create(pthread\_t thread, pthread\_attr\_t\* att,
 void\*(\*start\_func)(void\*),void\* param)

Parameters thread is the location at which to store the created thread's identifier.

attr is the pointer to thread creation attributes structure.

 $start\_func$  is the start address of the function from which the thread needs to

execute.

param is the pointer argument to the thread function.

Returns 0 and thread identifier of the created thread in \*thread, on success.

-1 if thread refers to an invalid location.

EINVAL if attr refers to invalid attributes.

EAGAIN if resources unavailable to create the thread.

Description pthread\_create() creates a new thread, with attributes specified by attr,

within a process. If attr is NULL, the default attributes are used. If the attributes specified by attr are modified later, the thread's attributes are not affected. Upon successful completion,  $pthread\_create()$  stores the ID of the created thread in the location referenced by thread. The thread is created executing  $start\_routine$  with arg as its sole argument. If the  $start\_routine$  returns, the effect is as if there was an implicit call to  $pthread\_exit()$  using the return value of  $start\_routine$  as the exit status. This is explained in the  $pthread\_exit$ 

description.

You can control various attributes of a thread during its creation. See the

pthread\_attr routines for a description of the kinds of thread creation attributes

that you can control.

Includes xmk.h, pthread.h

void pthread\_exit(void \*value\_ptr)

Parameters *value\_ptr* is a pointer to the return value of the thread.

Returns None.

Description The pthread\_exit() function terminates the calling thread and makes the

value  $value\_ptr$  available to any successful join with the terminating thread. Thread termination releases process context resources including, but not limited to, memory and attributes. An implicit call to  $pthread\_exit()$  is made when a thread returns from the creating start routine. The return value of the function serves as the thread's exit status. Therefore no explicit  $pthread\_exit()$  is

required at the end of a thread.

Includes xmk.h, pthread.h



int pthread\_join(pthread\_t thread, void \*\*value\_ptr)

Parameters *value\_ptr* is a pointer to the return value of the thread.

Returns 0 on success.

ESRCH if the target thread is not in a joinable state or is an invalid thread. EINVAL if the target thread already has someone waiting to join with it.

Description The pthread\_join() function suspends execution of the calling thread until

the  $pthread\_t$  (target thread) terminates, unless the target thread has already terminated. Upon return from a successful  $pthread\_join()$  call with a non-NULL  $value\_ptr$  argument, the value passed to the  $pthread\_exit()$  function by the terminating thread is made available in the location referenced by  $value\_ptr$ . When a  $pthread\_join()$  returns successfully, the target thread has been terminated. The results of multiple simultaneous calls to  $pthread\_join()$  specifying the same target thread are that only one thread

succeeds and the others fail with EINVAL. **Note:** No deadlock detection is provided.

Includes xmk.h, pthread.h

pthread\_t pthread\_self(void)

Parameters None.

Returns On success, returns thread identifier of current thread.

Error behavior not defined.

Description The pthread\_self() function returns the thread ID of the calling thread.

Includes xmk.h, pthread.h

int pthread\_detach(pthread\_t target)

Parameters target is the target thread to detach.

Returns 0 on success.

ESRCH if target thread cannot be found.

Description The pthread\_detach() function indicates to the implementation that

storage for the thread can be reclaimed when that thread terminates. If thread has not terminated,  $pthread\_detach()$  does not cause it to terminate. The effect of multiple  $pthread\_detach()$  calls on the same target thread is

unspecified.

Includes xmk.h, pthread.h

int pthread\_equal(pthread\_t t1, pthread\_t t2)

Parameters t1 and t2 are the two thread identifiers to compare.

Returns 1 if t1 and t2 refer to threads that are equal.

0 otherwise.

Description The pthread\_equal ( ) function returns a non-zero value if t1 and t2 are

equal; otherwise, zero is returned. If either t1 or t2 are not valid thread IDs, zero

is returned.

Includes xmk.h, pthread.h

9



int pthread\_getschedparam(pthread\_t thread, int \*policy,

struct sched\_param \*param)

Parameters thread is the identifier of the thread on which to perform the operation.

policy is a pointer to the location where the global scheduling policy is stored.

param is a pointer to the scheduling parameters structure.

Returns 0 on success.

ESRCH if the value specified by thread does not refer to an existing thread.

EINVAL if param or policy refer to invalid memory.

Description The pthread\_getschedparam() function gets the scheduling policy and

parameters of an individual thread. For SCHED\_RR there are no scheduling

parameters; consequently, this routine is not defined for SCHED RR.

For SCHED\_PRIO, the only required member of the sched\_param structure is the priority sched\_priority. The returned priority value is the value specified

by the most recent pthread\_getschedparam() or pthread create() call affecting the target thread.

It does not reflect any temporary adjustments to its priority as a result of any

priority inheritance or ceiling functions.

This routine is defined only if scheduling type is SCHED\_PRIO.

Returns xmk.h, pthread.h

int pthread\_setschedparam(pthread\_t thread, int policy,

const struct sched\_param \*param)

Parameters thread is the identifier of the thread on which to perform the operation.

policy is ignored.

param is a pointer to the scheduling parameters structure.

Returns 0 on success.

ESRCH if *thread* does not refer to a valid thread. EINVAL if the scheduling parameters are invalid.

Description The pthread setschedparam() function sets the scheduling policy and

parameters of individual threads to be retrieved. For SCHED\_RR there are no scheduling parameters; consequently this routine is not defined for SCHED\_RR. For SCHED\_PRIO, the only required member of the sched\_param structure is the priority  $sched_priority$ . The priority value must be a valid value as configured in the scheduling parameters of the kernel. The policy parameter is

ignored.

**Note:** This routine is defined only if scheduling type is SCHED\_PRIO.

Includes xmk.h, pthread.h



int pthread\_attr\_init(pthread\_attr\_t\* attr)

Parameters *attr* is a pointer to the attribute structure to be initialized.

Returns 0 on success.

1 on failure.

EINVAL on invalid attr parameter.

 ${\color{blue} \textbf{Description}} \qquad {\color{blue} \textbf{The} \ \texttt{pthread\_attr\_init()}} \ \textbf{function initializes a thread attributes object}$ 

attr with the default value for all of the individual attributes used by a given implementation. The function contents are defined in the sys/types.h

header.

Note: This function does not make a call to the kernel.

Includes xmk.h, pthread.h

int pthread\_attr\_destroy (pthread\_attr\_t\* attr)

Parameters *attr* is a pointer to the thread attributes that must be destroyed.

Returns 0 on success.

EINVAL on errors.

Description The pthread\_attr\_destroy() function destroys a thread attributes

object and sets attr to an implementation-defined invalid value.

Re-initialize a destroyed attr attributes object with

pthread attr init(); the results of otherwise referencing the object

after it is destroyed are undefined.

Note: This function does not make a call to the kernel.

Includes xmk.h, pthread.h

int pthread\_attr\_setdetachstate(pthread\_attr\_t\* attr, int

dstate)

Parameters attr is the attribute structure on which the operation is to be performed.

dstate is the detachstate required.

Returns 0 on success.

EINVAL on invalid parameters.

Description The detachstate attribute controls whether the thread is created in a detached

state. If the thread is created detached, then when the thread exits, the thread's resources are detached without requiring a pthread\_join() or a call pthread\_detach(). The application can set detachstate to either PTHREAD\_CREATE\_DETACHED or PTHREAD\_CREATE\_JOINABLE.

Note: This does not make a call into the kernel.

Includes xmk.h, pthread.h

11



int pthread\_attr\_getdetachstate(pthread\_attr\_t\* attr, int
 \*dstate)

Parameters attr is the attribute structure on which the operation is to be performed.

dstate is the location in which to store the detachstate.

Returns 0 on success.

EINVAL on invalid parameters.

Description The implementation stores either PTHREAD\_CREATE\_DETACHED or

PTHREAD CREATE JOINABLE in dstate, if the value of detachstate was valid

in attr.

**Note:** This does not make a call into the kernel.

Includes xmk.h, pthread.h

int pthread\_attr\_setschedparam(pthread\_attr\_t\* attr,

struct sched\_param \*schedpar)

Parameters *attr* is the attribute structure on which the operation is to be performed.

schedpar is the location of the structure that contains the scheduling

parameters.

Returns 0 on success.

EINVAL on invalid parameters.

ENOTSUP for invalid scheduling parameters.

Description The pthread\_attr\_setschedparam( ) function sets the scheduling

parameter attributes in the attr argument.

The contents of the sched\_param structure are defined in the sched.h

header.

Note: This does not make a call into the kernel.

Includes xmk.h, pthread.h

int pthread\_attr\_getschedparam(pthread\_attr\_t\* attr,

struct sched\_param\* schedpar)

Parameters attr is the attribute structure on which the operation is to be performed.

schedpar is the location at which to store the sched\_param structure.

Returns 0 on success.

EINVAL on invalid parameters.

Description The pthread\_attr\_getschedparam() gets the scheduling parameter

attributes in the attr argument. The contents of the param structure are defined

in the sched.h header.

Note: This does not make a call to the kernel.

Includes xmk.h, pthread.h

Send Feedback



int pthread\_attr\_setstack(const pthread\_attr\_t \*attr, void

\*stackaddr, size\_t stacksize)

Parameters *attr* is the attributes structure on which to perform the operation.

stackaddr is base address of the stack memory.
stacksize is the size of the memory block in bytes.

Returns 0 on success.

EINVAL if the attr param is invalid or if stackaddr is not aligned

appropriately.

Description The pthread\_attr\_setstack() function shall set the thread creation

stack attributes stackaddr and stacksize in the attrobject.

The stack attributes specify the area of storage to be used for the created thread's stack. The base (lowest addressable byte) of the storage is stackaddr,

and the size of the storage is stacksize bytes.

The stackaddr must be aligned appropriately according to the processor EABI, to be used as a stack; for example, pthread\_attr\_setstack() might fail

with EINVAL if (stackaddr and 0x3) is not 0.

For PowerPC 405 processors, the alignment required is 8 bytes.

*Note:* For the MicroBlaze processor, the alignment required is 4 bytes.

Includes xmk.h, pthread.h

int pthread\_attr\_getstack(const pthread\_attr\_t \*attr, void

\*\*stackaddr, size\_t \*stacksize)

Parameters *attr* is the attributes structure on which to perform the operation.

stackaddr is the location at which to store the base address of the stack

memory.

stacksize is the location at which to store the size of the memory block in

bytes.

Returns 0 on success.

EINVAL on invalid attr.

Description The pthread\_attr\_getstack( ) function retrieves the thread creation

attributes related to stack of the specified attributes structure and stores it in

stackaddr and stacksize.

Includes xmk.h, pthread.h

pid\_t get\_currentPID(void)

Parameters None.

Returns The process identifier associated with the current thread or elf process.

Description Gets the underlying process identifier of the process context that is executing

currently. The process identifier is needed to perform certain operations like

kill() on both processes and threads.

Includes xmk.h, sys/process.h



int **kill**(pid\_tpid)

Parameters *pid* is the PID of the process.

Returns 0 on success.

-1 on failure.

Description Removes the process context specified by pid from the system. If pid refers to

the current executing process context, then it is equivalent to the current process context terminating. A kill can be invoked on processes that are suspended on wait queues or on a timeout. No indication is given to other processes that are

dependant on this process context.

Note: This function is defined only if CONFIG\_KILL is true. This can be

configured in with the enhanced features category of the kernel.

int process\_status(pid\_t pid, p\_stat \*ps)

Parameters *pid* is the PID of process.

ps is the buffer where the process status is returned.

Returns Process status in ps on success.

NULL in ps on failure.

Description Get the status of the process or thread, whose pid is pid. The status is returned

in structure p\_stat which has the following fields:

pid is the process ID.

• state is the current scheduling state of the process.

The contents of p\_stat are defined in the sys/ktypes.h header.

Includes xmk.h, sys/process.h

int xmk\_add\_static\_thread(void\* (\*start\_routine)(void \*),

int sched\_priority)

Parameters start\_routine is the thread start routine.

 $sched\_priority$  is the priority of the thread when the kernel is configured for

priority scheduling.

Returns 0 on success and -1 on failure.

Description This function provides the ability to add a thread to the list of startup or static

threads that run on kernel start, via C code. This function must be used prior to

xilkernel\_main() being invoked.

Includes xmk.h, sys/init.h



int **yield**(void)
Parameters None.
Returns None.

Description Yields the processor to the next process context that is ready to execute. The

current process is put back in the appropriate ready queue.

**Note:** This function is optional and included only if CONFIG\_YIELD is defined. This can be configured in with the enhanced features category of the kernel.

Includes xmk.h, sys/process.h

# **Semaphores**

Xilkernel supports kernel-allocated POSIX semaphores that can be used for synchronization. POSIX semaphores are counting semaphores that also count below zero (a negative value indicates the number of processes blocked on the semaphore). Xilkernel also supports a few interfaces for working with named semaphores. The number of semaphores allocated in the kernel and the length of semaphore wait queues can be configured during system initialization. Refer to "Configuring Semaphores," page 46 for more details. The semaphore module is optional and can be configured in or out during system initialization. The message queue module, described later on in this document, uses semaphores. This module must be included if you are to use message queues.

#### **Semaphore Function Summary**

The following list provides a linked summary of the semaphore functions in Xilkernel. You can click on a function to go to the description.

```
int sem_init(sem_t *sem, int pshared, unsigned value)
int sem_destroy(sem_t* sem)
int sem_getvalue(sem_t* sem, int* value)
int sem_wait(sem_t* sem)
int sem_trywait(sem_t* sem)
int sem_timedwait(sem_t* sem, unsigned_ms)
sem_t* sem_open(const char* name, int oflag,...)
int sem_close(sem_t* sem)
int sem_post(sem_t* sem)
int sem_unlink(const char* name)
```





#### **Semaphore Function Descriptions**

The following are descriptions of the Xilkernel semaphore functions:

int **sem init**(sem t \*sem, int pshared, unsigned value)

**Parameters** sem is the location at which to store the created semaphore's identifier.

pshared indicates sharing status of the semaphore, between processes.

value is the initial count of the semaphore.

Note: pshared is unused currently.

Returns 0 on success.

-1 on failure and sets errno appropriately. The errno is set to ENOSPC if no

more semaphore resources are available in the system.

Description The sem init() function initializes the unnamed semaphore referred to by

> sem. The value of the initialized semaphore is value. Following a successful call to sem\_init(), the semaphore can be used in subsequent calls to

sem\_wait( ), sem\_trywait( ), sem\_post( ), and

sem\_destroy( ). This semaphore remains usable until the semaphore is destroyed. Only sem itself can be used for performing synchronization. The

result of referring to copies of sem in calls to sem\_wait(),

sem\_trywait( ), sem\_post( ), and sem\_destroy( ) is undefined. Attempting to initialize an already initialized semaphore results in undefined

behavior.

Includes xmk.h, semaphore.h

int **sem\_destroy**(sem\_t\* sem)

**Parameters** sem is the semaphore to be destroyed.

Returns 0 on success.

-1 on failure and sets errno appropriately. The errno can be set to:

EINVAL if the semaphore identifier does not refer to a valid semaphore.

EBUSY if the semaphore is currently locked, and processes are blocked on it.

Description

The sem\_destroy( ) function destroys the unnamed semaphore indicated by sem. Only a semaphore that was created using sem\_init() can be destroyed using sem\_destroy( ); the effect of calling sem\_destroy( ) with a named semaphore is undefined. The effect of subsequent use of the semaphore sem is

undefined until sem is re-initialized by another call to sem init().

Includes xmk.h, semaphore.h



int **sem\_getvalue**(sem\_t\* sem, int\* value)

Parameters sem is the semaphore identifier.

value is the location where the semaphore value is stored.

Returns 0 on success and *value* appropriately filled in.

-1 on failure and sets errno appropriately. The errno can be set to EINVAL if

the semaphore identifier refers to an invalid semaphore.

Description The sem\_getvalue() function updates the location referenced by the sval

argument to have the value of the semaphore referenced by sem without affecting the state of the semaphore. The updated value represents an actual semaphore value that occurred at some unspecified time during the call, but it need not be the actual value of the semaphore when it is returned to the calling

process.

If sem is locked, then the object to which sval points is set to a negative number whose absolute value represents the number of processes waiting for the

semaphore at some unspecified time during the call.

Includes xmk.h, semaphore.h

int sem wait (sem t\* sem)

Parameters sem is the semaphore identifier.

Returns 0 on success and the semaphore in a locked state.

-1 on failure and errno is set appropriately. The errno can be set to:

• EIDRM if the semaphore was forcibly removed.

Description The sem\_wait() function locks the semaphore referenced by sem by

performing a semaphore lock operation on that semaphore. If the semaphore value is currently zero, then the calling thread does not return from the call to  $sem\_wait()$  until it either locks the semaphore or the semaphore is forcibly

destroyed.

Upon successful return, the state of the semaphore is locked and remains locked until the sem\_post() function is executed and returns successfully.

**Note:** When a process is unblocked within the sem\_wait call, where it blocked due to unavailability of the semaphore, the semaphore might have been destroyed forcibly. In such a case, -1 is returned. Semaphores might be forcibly destroyed due

to destroying message queues that use semaphores internally. No deadlock

detection is provided.

Includes xmk.h, semaphore.h

int **sem\_trywait**(sem\_t\* *sem*)

Parameters sem is the semaphore identifier.

Returns 0 on success.

-1 on failure and *errno* is set appropriately. The *errno* can be set to:

EINVAL if the semaphore identifier is invalid.

EAGAIN if the semaphore could not be locked immediately.

Description The sem\_trywait() function locks the semaphore referenced by semonly if

the semaphore is currently not locked; that is, if the semaphore value is currently

positive. Otherwise, it does not lock the semaphore and returns -1.

Includes xmk.h, semaphore.h



int sem\_timedwait(sem\_t\* sem, unsigned ms)

**Parameters** 

sem is the semaphore identifier.

Returns

0 on success and the semaphore in a locked state.

- -1 on failure and errno is set appropriately. The errno can be set to:
- $\bullet \;\; \texttt{EINVAL}$  If the semaphore identifier does not refer to a valid semaphore.
- ETIMEDOUT The semaphore could not be locked before the specified timeout expired.
- EIDRM If the semaphore was forcibly removed from the system.

#### Description

The sem\_timedwait() function locks the semaphore referenced by sem by performing a semaphore lock operation on that semaphore. If the semaphore value is currently zero, then the calling thread does not return from the call to sem timedwait() until one of the following conditions occurs:

- · It locks the semaphore.
- The semaphore is forcibly destroyed.
- The timeout specified has elapsed.

Upon successful return, the state of the semaphore is locked and remains locked until the  $sem\_post($  ) function is executed and returns successfully.

**Note:** When a process is unblocked within the sem\_wait call, where it blocked due to unavailability of the semaphore, the semaphore might have been destroyed forcibly. In such a case, -1 is returned. Semaphores maybe forcibly destroyed due to destroying message queues which internally use semaphores. No deadlock detection is provided.

**Note:** This routine depends on software timers support being present in the kernel and is defined only if CONFIG\_TIME is true.

**Note:** This routine is slightly different from the POSIX equivalent. The POSIX version specifies the timeout as absolute wall-clock time. Because there is no concept of absolute time in Xilkernel, we use relative time specified in milliseconds.

Includes

xmk.h, semaphore.h



sem\_t\* sem\_open(const char\* name, int oflag,...)

**Parameters** 

name points to a string naming a semaphore object.

oflag is the flag that controls the semaphore creation.

Returns

A pointer to the created/existing semaphore identifier.

SEM\_FAILED on failures and when errno is set appropriately. The errno can be set to:

- ENOSPC If the system is out of resources to create a new semaphore (or mapping).
- EEXIST if O\_EXCL has been requested and the named semaphore already exists.
- EINVAL if the parameters are invalid.

#### Description

The <code>sem\_open()</code> function establishes a connection between a named semaphore and a process. Following a call to <code>sem\_open()</code> with semaphore <code>name</code>, the process can reference the semaphore associated with name using the address returned from the call. This semaphore can be used in subsequent calls to <code>sem\_wait()</code>, <code>sem\_trywait()</code>, <code>sem\_post()</code>, and <code>sem\_close()</code>. The semaphore remains usable by this process until the semaphore is closed by a successful call to <code>sem\_close()</code>. The <code>oflag</code> argument controls whether the semaphore is created or merely accessed by the call to <code>sem\_open()</code>. The bits that can be set in <code>oflag</code> are:

♦ O\_CREAT

Used to create a semaphore if it does not already exist. If O\_CREAT is set and the semaphore already exists, then O\_CREAT has no effect, except as noted under O\_EXCL. Otherwise,  $sem\_open()$  creates a named semaphore. O\_CREAT requires a third and a fourth argument: mode, which is of type  $mode\_t$ , and value, which is of type unsigned.

♦ O EXCL

If O\_EXCL and O\_CREAT are set, sem\_open() fails if the semaphore name exists. The check for the existence of the semaphore and the creation of the semaphore if it does not exist are atomic with respect to other processes executing sem\_open() with O\_EXCL and O\_CREAT set. If O EXCL is set and O CREAT is not set, the effect is undefined.

**Note:** The *mode* argument is unused currently. This interface is optional and is defined only if CONFIG\_NAMED\_SEMA is set to TRUE.

**Note:** If flags other than O\_CREAT and O\_EXCL are specified in the oflag parameter, an error is signalled.

The semaphore is created with an initial value of value.

After the name semaphore has been created by  $sem\_open()$  with the O\_CREAT flag, other processes can connect to the semaphore by calling  $sem\_open()$  with the same value of name.

If a process makes multiple successful calls to  $sem\_open()$  with the same value for name, the same semaphore address is returned for each such successful call, assuming that there have been no calls to  $sem\_unlink()$  for this semaphore.

Includes

xmk.h, semaphore.h

### int sem\_close(sem\_t\* sem)

**Parameters** 

sem is the semaphore identifier.

Returns

0 on success.

- -1 on failure and sets *errno* appropriately. The *errno* can be set to:
- EINVAL If the semaphore identifier is invalid.
- ENOTSUP If the semaphore is currently locked and/or processes are blocked on the semaphore.



Description The sem\_close() function indicates that the calling process is finished using

the named semaphore <code>sem</code>. The <code>sem\_close()</code> function deallocates (that is, make available for reuse by a subsequent <code>sem\_open()</code> by this process) any system resources allocated by the system for use by this process for this semaphore. The effect of subsequent use of the semaphore indicated by <code>sem</code> by this process is undefined. The name mapping for this named semaphore is also destroyed. The call fails if the semaphore is currently locked.

 $\emph{Note:}$  This interface is optional and is defined only if <code>CONFIG\_NAMED\_SEMA</code> is

true.

Includes xmk.h, semaphore.h

int sem post (sem t\* sem)

Parameters sem is the semaphore identifier.

Returns 0 on success.

-1 on failure and sets errno appropriately. The errno can be set to EINVAL if

the semaphore identifier is invalid.

Description The sem\_post ( ) function performs an unlock operation on the semaphore

referenced by the sem identifier.

If the semaphore value resulting from this operation is positive, then no threads were blocked waiting for the semaphore to become unlocked and the semaphore

value is incremented.

If the value of the semaphore resulting from this operation is zero or negative, then one of the threads blocked waiting for the semaphore is allowed to return successfully from its call to  $sem_wait()$ . This is either the first thread on the queue, if scheduling mode is  $SCHED_RRO$ , it is the highest priority thread in the graphs if scheduling mode is  $SCHED_RRO$ .

queue, if scheduling mode is SCHED\_PRIO.

**Note:** If an unlink operation was requested on the semaphore, the post operation

performs an unlink when no more processes are waiting on the semaphore.

Includes xmk.h, semaphore.h



int sem\_unlink(const char\* name)

Parameters name is the name that refers to the semaphore.

Returns 0 on success.

-1 on failure and  $\emph{errno}$  is set appropriately.  $\emph{errno}$  can be set to <code>ENOENT</code> - If an

entry for name cannot be located.

Description The sem\_unlink() function removes the semaphore named by the string

name. If the semaphore named by name has processes blocked on it, then  $sem\_unlink()$  has no immediate effect on the state of the semaphore. The destruction of the semaphore is postponed until all blocked and locking processes relinquish the semaphore. Calls to  $sem\_open()$  to recreate or reconnect to the semaphore refer to a new semaphore after  $sem\_unlink()$  is called. The  $sem\_unlink()$  call does not block until all references relinquish

the semaphore; it returns immediately.

**Note:** If an unlink operation had been requested on the semaphore, the unlink is performed on a post operation that sees that no more processes waiting on the semaphore. This interface is optional and is defined only if CONFIG\_NAMED\_SEMA

is true.

Includes xmk.h, semaphore.h

# **Message Queues**

Xilkernel supports kernel allocated X/Open System Interface (XSI) message queues. XSI is a set of optional interfaces under POSIX. Message queues can be used as an IPC mechanism. The message queues can take in arbitrary sized messages. However, buffer memory allocation must be configured appropriately for the memory blocks required for the messages, as a part of system buffer memory allocation initialization. The number of message queue structures allocated in the kernel and the length of the message queues can be also be configured during system initialization. The message queue module is optional and can be configured in/out. Refer to "Configuring Message Queues," page 46 for more details. This module depends on the semaphore module and the dynamic buffer memory allocation module being present in the system. There is also a larger, but more powerful message queue functionality that can be configured if required. When the enhanced message queue interface is chosen, then malloc and free are used to allocate and free space for the messages. Therefore, arbitrary sized messages can be passed around without having to make sure that buffer memory allocation APIs can handle requests for arbitrary size.

**Note:** When using the enhanced message queue feature, you must choose your global heap size carefully, such that requests for heap memory from the message queue interfaces are satisfied without errors. You must also be aware of thread-safety issues when using malloc(), free () in your own code. You must disable interrupts and context switches before invoking the dynamic memory allocation routines. You must follow the same rules when using any other library routines that may internally use dynamic memory allocation.

#### Message Queue Function Summary

The following list provides a linked summary of the message queues in Xilkernel. You can click on a function to go to the description.

int msgget(key\_t key, int msgflg)
int msgctl(int msqid, int cmd, struct msqid\_ds\* buf)
int msgsnd(int msqid, const void \*msgp, size\_t msgsz, int msgflg)
ssize\_t msgrcv(int msqid, void \*msgp, size\_t nbytes, long msgtyp, int msgflg)



#### **Message Queue Function Descriptions**

The Xilkernel message queue function descriptions are as follows:

int msgget(key\_t key, int msgflg)

**Parameters** 

key is a unique identifier for referring to the message queue.

msgflg specifies the message queue creation options.

Returns

A unique non-negative integer message queue identifier.

- -1 on failure and sets *errno* appropriately; *errno* can be set to:
  - ◆ EEXIST If a message queue identifier exists for the argument key but ((msgflg and IPC\_CREAT) and msgflg & IPC\_EXCL) is non-zero.
  - ENOENT A message queue identifier does not exist for the argument key and (msgflg & IPC\_CREAT) is 0.
  - ◆ ENOSPC If the message queue resources are exhausted.

#### Description

The  $\mathtt{msgget}$  ( ) function returns the message queue identifier associated with the argument key. A message queue identifier, associated message queue, and data structure (see  $\mathtt{sys/kmsg.h}$ ), are created for the argument key if the argument key does not already have a message queue identifier associated with it, and ( $\mathtt{msgf1g}$  and  $\mathtt{IPC\_CREAT}$ ) is non-zero.

Upon creation, the data structure associated with the new message queue identifier is initialized as follows:

- ♦ msg\_qnum, msg\_lspid, msg\_lrpid are set equal to 0.
- ♦ msg\_qbytes is set equal to the system limit (MSGQ\_MAX\_BYTES).

The msgget() function fails if a message queue identifier exists for the argument key but ((msgflg and IPC\_CREAT) and (msgflg & IPC\_EXCL)) is non-zero.

IPC\_PRIVATE is not supported. Also, messages in the message queue are not required to be of the form shown below. There is no support for message type based message receives and sends in this implementation.

The following is an example code snippet:

```
struct mymsg {
  long mtype; /* Message type. */
  char mtext[some_size]; /* Message text. */
}
```

Includes

xmk.h, sys/msg.h, sys/ipc.h

Send Feedback Send Feedback



int msgctl(int msqid, int cmd, struct msqid\_ds\* buf)

Parameters msqid is the message queue identifier.

cmd is the command.
buf is the data buffer

Returns 0 on success. Status is returned in buf for IPC\_STAT.

-1 on failure and sets errno appropriately. The *errno* can be set to EINVAL if any of the following conditions occur:

- msqid parameter refers to an invalid message queue.
- cmd is invalid.
- buf contains invalid parameters.

Description

The  ${\tt msgctl}$  ( ) function provides message control operations as specified by  ${\tt cmd}$ . The values for  ${\tt cmd}$ , and the message control operations they specify, are:

- IPC\_STAT Places the current value of each member of the msqid\_ds data structure associated with msqid into the structure pointed to by buf. The contents of this structure are defined in sys/msg.h.
- IPC\_SET Unsupported.
- IPC\_RMID Removes the message queue identifier specified by msqid from the system and destroys the message queue and associated msqid\_ds data structure. The remove operation forcibly destroys the semaphores used internally and unblocks processes that are blocked on the semaphore. It also deallocates memory allocated for the messages in the queue.

Includes xmk.h, sys/msg.h, sys/ipc.h



int msgsnd(int msqid, const void \*msgp, size\_t msgsz, int
 msgflg)

Parameters msqid is the message queue identifier.

msgp is a pointer to the message buffer. msgsz is the size of the message.

msgflg is used to specify message send options.

Returns

0 on success.

-1 on failure and sets errno appropriately. The errno can be set to:

- EINVAL The value of msgid is not a valid message queue identifier.
- ENOSPC The system could not allocate space for the message.
- EIDRM The message queue was removed from the system during the send operation.

Description

The msgsnd() function sends a message to the queue associated with the message queue identifier specified by msqid.

The argument  ${\it msgf1g}$  specifies the action to be taken if the message queue is full:

If  $(msgflg \text{ and } IPC\_NOWAIT)$  is non-zero, the message is not sent and the calling thread returns immediately.

If  $(msgflg \text{ and } IPC\_NOWAIT)$  is 0, the calling thread suspends execution until one of the following occurs:

- The condition responsible for the suspension no longer exists, in which case the message is sent.
- The message queue identifier msqid is removed from the system; when this occurs a -1 is returned.

The send fails if it is unable to allocate memory to store the message inside the kernel. On a successful send operation, the  $msg\_1spid$  and  $msg\_qnum$  members of the message queues are appropriately set.

Includes

xmk.h, sys/msg.h, sys/ipc.h



ssize\_t msgrcv(int msqid, void \*msgp, size\_t nbytes, long msgtyp, int msgflq)

**Parameters** 

msqid is the message queue identifier.

msgp is the buffer where the received message is to be copied. nbytes specifies the size of the message that the buffer can hold.

msgtyp is currently unsupported.

*msgflg* is used to control the message receive operation.

Returns

On success, stores received message in user buffer and returns number of bytes of data received.

- -1 on failure and sets errno appropriately. The errno can be set to:
- EINVAL If msgid is not a valid message queue identifier.
- EIDRM If the message queue was removed from the system.
- ENOMSG msgsz is smaller than the size of the message in the queue.

Description

The msgrcv() function reads a message from the queue associated with the message queue identifier specified by msqid and places it in the user-defined buffer pointed to by msgp.

The argument *msgsz* specifies the size in bytes of the message. The received message is truncated to msgsz bytes if it is larger than msgsz and (msgf1g and MSG\_NOERROR) is non-zero. The truncated part of the message is lost and no indication of the truncation is given to the calling process. If MSG\_NOERROR is not specified and the received message is larger than *nbytes*, then a -1 is returned signalling error.

The argument msgflg specifies the action to be taken if a message is not on the queue. These are as follows:

- If (msgflg and IPC\_NOWAIT) is non-zero, the calling thread returns immediately with a return value of -1.
- If (msqflq and IPC NOWAIT) is 0, the calling thread suspends execution until one of the following occurs:
  - A message is placed on the queue
  - The message queue identifier msqid is removed from the system; when this occurs -1 is returned

Upon successful completion, the following actions are taken with respect to the data structure associated with msqid:

- msg\_qnum is decremented by 1.
- msg\_1rpid is set equal to the process ID of the calling process.

Includes

xmk.h, sys/msq.h, sys/ipc.h



## **Shared Memory**

Xilkernel supports kernel-allocated XSI shared memory. XSI is the X/Open System Interface which is a set of optional interfaces under POSIX. Shared memory is a common, low-latency IPC mechanism. Shared memory blocks required during run-time must be identified and specified during the system configuration. From this specification, buffer memory is allocated to each shared memory region. Shared memory is currently not allocated dynamically at run-time. This module is optional and can be configured in or out during system specification. Refer to "Configuring Shared Memory," page 47 for more details.

#### **Shared Memory Function Summary**

The following list provides a linked summary of the shared memory functions in Xilkernel. You can click on a function to go to the description.

```
int shmget(key_t key, size_t size, int shmflg) int shmctl(int shmid, int cmd, struct shmid_ds *buf) void* shmat(int shmid, const void *shmaddr, int flag) int shm_dt(void *shmaddr)
```

### **Shared Memory Function Descriptions**

The Xilkernel shared memory interface is described below.

**Caution!** The memory buffers allocated by the shared memory API might not be aligned at word boundaries. Therefore, structures should not be arbitrarily mapped to shared memory segments, without checking if alignment requirements are met.



int shmget(key\_t key, size\_t size, int shmflg)

Parameters *key* is used to uniquely identify the shared memory region.

size is the requested size of the shared memory segment.

shmflg specifies segment creation options.

Returns Unique non-negative shared memory identifier on success.

-1 on failure and sets *errno* appropriately: *errno* can be set to:

- EEXIST A shared memory identifier exists for the argument key but (shmflg and IPC\_CREAT) and (shmflg and IPC\_EXCL) is non-zero
- ◆ ENOTSUP Unsupported shmflg.
- ENOENT A shared memory identifier does not exist for the argument key and (shmflg and IPC\_CREAT) is 0.

#### Description

The <code>shmget()</code> function returns the shared memory identifier associated with key. A shared memory identifier, associated data structure, and shared memory segment of at least size bytes (see <code>sys/shm.h</code>) are created for key if one of the following is true:

- ♦ key is equal to IPC\_PRIVATE.
- key does not already have a shared memory identifier associated with it and (shmflg and IPC\_CREAT) is non-zero.

Upon creation, the data structure associated with the new shared memory identifier shall be initialized. The value of  $shm\_segsz$  is set equal to the value of size. The values of  $shm\_lpid$ ,  $shm\_nattch$ ,  $shm\_cpid$  are all initialized appropriately. When the shared memory segment is created, it is initialized with all zero values. At least one of the shared memory segments available in the system must match *exactly* the requested size for the call to succeed. Key IPC\_PRIVATE is not supported.

Includes

xmk.h, sys/shm.h, sys/ipc.h

int **shmctl**(int *shmid*, int *cmd*, struct shmid ds \**buf*)

Parameters shmid is the shared memory segment identifier.

cmd is the command to the control function.

buf is the buffer where the status is returned.

Returns 0 on success. Status is returned in buffer for IPC\_STAT.

- -1 on failure and sets <code>errno</code> appropriately: <code>errno</code> can be set to EINVAL on the following conditions:
- if shmid refers to an invalid shared memory segment.
- if cmd or other params are invalid.

### Description

The shmct1() function provides a variety of shared memory control operations as specified by cmd. The following values for cmd are available:

- IPC\_STAT: places the current value of each member of the shmid\_ds data structure associated with shmid into the structure pointed to by buf. The contents of the structure are defined in sys/shm.h.
- IPC\_SET is not supported.
- IPC\_RMID: removes the shared memory identifier specified by shmid from the system and destroys the shared memory segment and shmid\_ds data structure associated with it. No notification is sent to processes still attached to the segment.

Includes

xmk.h, sys/shm.h, sys/ipc.h



void\* shmat(int shmid, const void \*shmaddr, int flag)

Parameters shmid is the shared memory segment identifier.

shmaddr is used to specify the location, to attach shared memory

segment. This is currently unused.

flag is used to specify shared memory (SHM) attach options.

Returns The start address of the shared memory segment on success.

NULL on failure and sets errno appropriately. errno can be set to EINVAL if shmid refers to an invalid shared memory segment

Description shmat ( ) increments the value of shm\_nattch in the data structure

associated with the shared memory ID of the attached shared memory segment and returns the start address of the segment.  ${\tt shm\_lpid}$  is also

appropriately set.

**Note:** shmaddr and flag arguments are not used.

Includes xmk.h, sys/shm.h, sys/ipc.h

int shm\_dt(void \*shmaddr)

Parameters shmaddr is the shared memory segment address that is to be detached.

Returns 0 on success.

-1 on failure and sets errno appropriately. The errno can be set to EINVAL if shmaddr is not within any of the available shared memory

segments.

Description The shmdt ( ) function detaches the shared memory segment located at

the address specified by shmaddr from the address space of the calling process. The value of  $shm_nattch$  is also decremented. The memory segment is not removed from the system and can be attached to again.

Includes xmk.h, sys/shm.h, sys/ipc.h

#### **Mutex Locks**

Xilkernel provides support for kernel allocated POSIX thread mutex locks. This synchronization mechanism can be used alongside of the <code>pthread\_</code> API. The number of mutex locks and the length of the mutex lock wait queue can be configured during system specification. <code>PTHREAD\_MUTEX\_DEFAULT</code> and <code>PTHREAD\_MUTEX\_RECURSIVE</code> type mutex locks are supported. This module is also optional and can be configured in or out during system specification. Refer to "Configuring Shared Memory," page 47 for more details.

#### **Mutex Lock Function Summary**

The following list provides a linked summary of the Mutex locks in Xilkernel. You can click on a function to go to the description.

int pthread\_mutex\_init(pthread\_mutex\_t\* mutex, const pthread\_mutexattr\_t\* attr) int pthread\_mutex\_destroy(pthread\_mutex\_t\* mutex) int pthread\_mutex\_lock(pthread\_mutex\_t\* mutex) int pthread\_mutex\_trylock(pthread\_mutex\_t\* mutex) int pthread\_mutex\_unlock(pthread\_mutex\_t\* mutex) int pthread\_mutexattr\_init(pthread\_mutexattr\_t\* attr) int pthread\_mutexattr\_destroy(pthread\_mutexattr\_t\* attr) int pthread\_mutexattr\_settype(pthread\_mutexattr\_t\* attr, int type)



int pthread\_mutexattr\_gettype(pthread\_mutexattr\_t\* attr, int \*type)



#### **Mutex Lock Function Descriptions**

The Mutex lock function descriptions are as follows:

int pthread\_mutex\_init(pthread\_mutex\_t\* mutex, const
 pthread\_mutexattr\_t\* attr)

Parameters mutex is the location where the newly created mutex lock's identifier is

to be stored.

attr is the mutex creation attributes structure.

Returns 0 on success and mutex identifier in \*mutex.

EAGAIN if system is out of resources.

Description The pthread\_mutex\_init() function initializes the mutex

referenced by mutex with attributes specified by attr. If attr is NULL, the default mutex attributes are used; the effect is the same as passing the

address of a default mutex attributes object.

Refer to the pthread\_mutexattr\_ routines, which are documented starting on page 32 to determine what kind of mutex creation attributes can be changed. Upon successful initialization, the state of the mutex becomes initialized and unlocked. Only the mutex itself can be used for performing synchronization. The result of referring to copies of mutex in calls to  $pthread_mutex_lock(\ )$ ,

pthread\_mutex\_trylock( ),pthread\_mutex\_unlock( ),and

pthread\_mutex\_destroy() is undefined.

Attempting to initialize an already initialized mutex results in undefined behavior. In cases where default mutex attributes are appropriate, the macro <code>PTHREAD\_MUTEX\_INITIALIZER</code> can be used to initialize mutexes that are statically allocated. The effect is equivalent to dynamic initialization by a call to <code>pthread\_mutex\_init()</code> with parameter <code>attr</code> specified as <code>NULL</code>, with the exception that no error checks are

performed.

For example:

static pthread\_mutex\_t foo\_mutex =

PTHREAD\_MUTEX\_INITIALIZER;

Includes xmk.h, pthread.h

**Note:** The mutex locks allocated by Xilkernel follow the semantics of PTHREAD\_MUTEX\_DEFAULT mutex locks by default. The following actions will result in undefined behavior:

- Attempting to recursively lock the mutex.
- Attempting to unlock the mutex if it was not locked by the calling thread.
- Attempting to unlock the mutex if it is not locked.



int **pthread\_mutex\_destroy**(pthread\_mutex\_t\* mutex)

Parameters *mutex* is the mutex identifier.

Returns 0 on success.

EINVAL if mutex refers to an invalid identifier.

Description The pthread\_mutex\_destroy() function destroys the mutex

object referenced by <code>mutex</code>; the mutex object becomes, in effect, uninitialized. A destroyed mutex object can be reinitialized using <code>pthread\_mutex\_init()</code>; the results of otherwise referencing the

object after it has been destroyed are undefined.

**Note:** Mutex lock/unlock state disregarded during destroy. No

consideration is given for waiting processes.

Includes xmk.h, pthread.h

int pthread\_mutex\_lock(pthread\_mutex\_t\* mutex)

Parameters mutex is the mutex identifier.

Returns 0 on success and mutex in a locked state.

EINVAL on invalid mutex reference.

-1 on unhandled errors.

Description The mutex object referenced by mutex is locked by the thread calling

pthread\_mutex\_lock(). If the mutex is already locked, the

calling thread blocks until the mutex becomes available.

If the mutex type is PTHREAD\_MUTEX\_RECURSIVE, then the mutex maintains the concept of a lock count. When a thread successfully acquires a mutex for the first time, the lock count is set to one. Every time a thread relocks this mutex, the lock count is incremented by one.

Each time the thread unlocks the mutex, the lock count is

decremented by one.

If the mutex type is PTHREAD\_MUTEX\_DEFAULT, attempting to recursively lock the mutex results in undefined behavior. If successful, this operation returns with the mutex object referenced by mutex in the

locked state.

Includes xmk.h, pthread.h



int pthread\_mutex\_trylock(pthread\_mutex\_t\* mutex)

Parameters *mutex* is the mutex identifier.

Returns 0 on success.

mutex in a locked state.

EINVAL on invalid mutex reference, EBUSY if mutex is already locked.

-1 on unhandled errors.

Description The mutex object referenced by mutex is locked by the thread calling

pthread\_mutex\_trlock(). If the mutex is already locked, the calling

thread returns immediately with EBUSY.

If the mutex type is PTHREAD\_MUTEX\_RECURSIVE, then the mutex maintains

the concept of a lock count.

When a thread successfully acquires a mutex for the first time, the lock count is

set to one.

Every time a thread relocks this mutex, the lock count is incremented by one. Each time the thread unlocks the mutex, the lock count is decremented by one.

If the mutex type is PTHREAD\_MUTEX\_DEFAULT, attempting to recursively lock the mutex results in undefined behavior. If successful, this operation returns with

the mutex object referenced by mutex in the locked state.

Includes xmk.h, pthread.h

#### int pthread\_mutex\_unlock(pthread\_mutex\_t\* mutex)

Parameters *mutex* is the mutex identifier.

Returns 0 on success, EINVAL on invalid mutex reference.

-1 on undefined errors.

Description The pthread\_mutex\_unlock( ) function releases the mutex object

referenced by mutex. If there are threads blocked on the mutex object referenced by mutex when  $pthread_mutex_unlock()$  is called, resulting in the mutex becoming available, the scheduling policy determines which thread will acquire the mutex. If it is  $sched_RR$ , then the thread that is at the head of the mutex wait queue is unblocked and

allowed to lock the mutex.

If the mutex type is PTHREAD\_MUTEX\_RECURSIVE, the mutex maintains the concept of a lock count. When the lock count reaches zero, the mutex becomes available for other threads to acquire. If a thread attempts to unlock a mutex that it has not locked or a mutex which is unlocked, an error is returned.

If the mutex type is PTHREAD\_MUTEX\_DEFAULT the following actions result in undefined behavior:

- Attempting to unlock the mutex if it was not locked by the calling thread.
- Attempting to unlock the mutex if it is not locked.

If successful, this operation returns with the mutex object referenced by mutex in the unlocked state.

Includes xmk.h, pthread.h



int pthread\_mutexattr\_init(pthread\_mutexattr\_t\* attr)

Parameters *attr* is the location of the attributes structure.

Returns 0 on success.

EINVAL if attr refers to an invalid location.

Description The pthread\_mutexattr\_init() function initializes a mutex

attributes object attr with the default value for all of the attributes defined

by the implementation.

Refer to sys/types.h for the contents of the  $pthread\_mutexattr$ 

structure.

**Note:** This routine does not involve a call into the kernel.

Includes xmk.h, pthread.h

int pthread\_mutexattr\_destroy(pthread\_mutexattr\_t\* attr)

Parameters *attr* is the location of the attributes structure.

Returns 0 on success.

EINVAL if attr refers to an invalid location.

Description The pthread\_mutexattr\_destroy( ) function destroys a mutex

attributes object; the object becomes, in effect, uninitialized.

**Note:** This routine does not involve a call into the kernel.

Includes xmk.h, pthread.h

int pthread\_mutexattr\_settype(pthread\_mutexattr\_t\* attr,

int type)

Parameters *attr* is the location of the attributes structure.

type is the type to which to set the mutex.

Returns 0 on success.

EINVAL if attr refers to an invalid location or if type is an unsupported

type.

Description The pthread\_mutexattr\_settype() function sets the type of a

mutex in a mutex attributes structure to the specified type. Only

PTHREAD MUTEX DEFAULT and PTHREAD MUTEX RECURSIVE are

supported.

**Note:** This routine does not involve a call into the kernel.

Includes xmk.h, pthread.h



int pthread\_mutexattr\_gettype(pthread\_mutexattr\_t\* attr,

int \*type)

Parameters at tr is the location of the attributes structure.

type is a pointer to the location at which to store the mutex.

Returns 0 on success.

EINVAL if attr refers to an invalid location.

Description The pthread\_mutexattr\_gettype() function gets the type of a

mutex in a mutex attributes structure and stores it in the location pointed to

by type.

Includes xmk.h, pthread.h

# **Dynamic Buffer Memory Management**

The kernel provides a buffer memory allocation scheme, which can be used by applications that need dynamic memory allocation. These interfaces are alternatives to the standard C memory allocation routines – malloc(), free() which are much slower and bigger, though more powerful. The allocation routines hand off pieces of memory from a pool of memory that the user passes to the buffer memory manager.

The buffer memory manager manages the pool of memory. You can dynamically create new pools of memory. You can also statically specify the different memory blocks sizes and number of such memory blocks required for your applications. Refer to "Configuring Buffer Memory Allocation," page 47 for more details. This method of buffer management is relatively simple, small and a fast way of allocating memory. The following are the buffer memory allocation interfaces. This module is optional and can be included during system initialization.

#### **Dynamic Buffer Memory Management Function Summary**

The following list provides a linked summary of the dynamic buffer memory management functions in Xilkernel. You can click on a function to go to the description.

```
int bufcreate(membuf_t *mbuf, void *memptr, int nblks, size_t blksiz) int bufdestroy(membuf_t mbuf) void* bufmalloc(membuf_t mbuf, size_t siz) void buffree(membuf_t mbuf, void* mem)
```

**Caution!** The buffer memory allocation API internally uses the memory pool handed down the by the user to store a free-list in-place within the memory pool. As a result, only memory sizes greater than or equal to 4 bytes long are supported by the buffer memory allocation APIs. Also, because there is a free-list being built in-place within the memory pool, requests in which memory block sizes are not multiples of 4 bytes cause unalignment at run time. If your software platform can handle unalignment natively or through exceptions then this does not present an issue. The memory buffers allocated and returned by the buffer memory allocation API might also not be aligned at word boundaries. Therefore, your application should not arbitrarily map structures to memory allocated in this way without first checking if alignment and padding requirements are met.



#### **Dynamic Buffer Memory Management Function Descriptions**

The dynamic buffer memory management function descriptions are as follows:

Parameters mbuf is location at which to store the identifier of the memory pool created.

memptr is the pool of memory to use.

*nb1ks* is the number of memory blocks that this pool should support.

blksiz is the size of each memory block in bytes.

Returns 0 on success and stores the identifier of the created memory pool in the

location pointed to by mbuf.

-1 on errors.

Description Creates a memory pool out of the memory block specified in memptr.

nb1ks number of chunks of memory are defined within the pool, each of size b1ksiz. Therefore, memptr must point to at least (nb1ks \* b1ksiz) bytes of memory. b1ksiz must be greater than or equal to 4.

int bufdestroy(membuf\_t mbuf)

Parameters *mbuf* is the identifier of the memory pool to destroy.

Returns 0 on success.

-1 on errors.

Description This routine destroys the memory pool identified by *mbuf*.

void\* bufmalloc(membuf\_t mbuf, size\_t siz)

Parameters *mbuf* is the identifier of the memory pool from which to allocate memory.

size is the size of memory block requested.

Returns The start address of the memory block on success.

NULL on failure and sets *errno* appropriately: *errno* is set to:

EINVAL if mbuf refers to an invalid memory buffer.

EAGAIN if the request cannot be satisfied.

Description Allocate a chunk of memory from the memory pool specified by mbuf. If

mbuf is MEMBUF\_ANY, then all available memory pools are searched for the request and the first pool that has a free block of size siz, is used and

allocated from.



void buffree(membuf\_t mbuf, void\* mem)

Parameters *mbuf* is the identifier of the memory pool.

*mem* is the address of the memory block.

Returns None.

Description Frees the memory allocated by a corresponding call to <code>bufmalloc</code>.

If mbuf is MEMBUF\_ANY, returns the memory to the pool that satisfied this

request.

If not, returns the memory to specified pool.

Behavior is undefined if arbitrary values are specified for mem.

#### **Software Timers**

Xilkernel provides software timer functionality, for time relating processing. This module is optional and can be configured in or out. Refer to "Configuring Software Timers," page 48 for more information on customizing this module.

The following list provides a linked summary of the interfaces are available with the software timers module. You can click on a function to go to the description.

unsigned int xget\_clock\_ticks()

unsigned int xget\_clock\_ticks()

Parameters None.

Returns Number of kernel ticks elapsed since the kernel was started.

Description A single tick is counted, every time the kernel timer delivers an interrupt.

This is stored in a 32-bit integer and eventually overflows. The call to xget\_clock\_ticks() returns this tick information, without conveying

the overflows that have occurred.

time\_t time(time\_t \*timer)

Parameters timer points to the memory location in which to store the requested time

information.

Returns Number of seconds elapsed since the kernel was started.

Description The routine time elapsed since kernel start in units of seconds. This is also

subject to overflow.



unsigned **sleep**(unsigned int ms)

Parameters *ms* is the number of milliseconds to sleep.

Returns Number of seconds between sleeps.

0 on complete success.

Description This routine causes the invoking process to enter a sleep state for the

specified number of milliseconds.

Includes xmk.h, sys/timer.h

# Interrupt Handling

Xilkernel abstracts away primary interrupt handling requirements from the user application. Even though the kernel is functional without any interrupts, the system only makes sense when it is driven by at least one timer interrupt for scheduling. The kernel handles the main timer interrupt, using it as the kernel tick to perform scheduling. The timer interrupt is initialized and tied to the vectoring code during system initialization. This kernel pulse provides software timer facilities and time-related routines also. Additionally, Xilkernel can handle multiple interrupts when connected through an interrupt controller, and works with the xps\_intc or axi\_intc interrupt controller core. The following figure shows a basic interrupt service in Xilkernel.



Figure 5: Basic Interrupt Service in Xilkernel

The interrupt handling scenario is illustrated in this diagram. Upon an interrupt:

- The context of the currently executing process is saved into the context save area.
- Interrupts are disabled from this point in time onwards, until they are enabled at the end of interrupt handling.
- This alleviates the stack burden of the process, as the execution within interrupt, does not use the user application stack.
- This interrupt context can be thought of as a special kernel thread that executes interrupt handlers in order. This thread starts to use its own separate execution stack space.
- The separate kernel execution stack is at-least 1 KB in size to enable it to handle deep levels of nesting within interrupt handlers. This kernel stack is also automatically configured to use the pthread stack size chosen by the user, if it is larger than 1 KB. If you foresee a large stack usage within your interrupt handlers, you will need to specify a large value for pthread\_stack\_size.

This ends the first level of interrupt handling by the kernel. At this point, the kernel transfers control to the second level interrupt handler. This is the main interrupt handler routine of the



interrupt controller. From this point, the handler for the interrupt controller invokes the user-specified interrupt handlers for the various interrupting peripherals.

In MicroBlaze processor kernels, if the system timer is connected through the interrupt controller, then the kernel invisibly handles the main timer interrupt (kernel tick), by registering itself as the handler for that interrupt.

Interrupt handlers can perform any kind of required interrupt handling action, including making system calls. However, the handlers must never invoke blocking system calls, or the entire kernel is blocked and the system comes to a suspended state. Use handlers wisely to do minimum processing upon interrupts.

**Caution!** User level interrupt handlers must not make blocking system calls. System calls made, if any, should be non-blocking.

After the user-level interrupt handlers are serviced, the first-level interrupt handler in the kernel gets control again. It determines if the preceding interrupt handling caused a rescheduling requirement in the kernel.

If there is such a requirement, it invokes the kernel scheduler and performs the appropriate rescheduling. After the scheduler has determined the next process to execute, the context of the new process is restored and interrupts are enabled again.

**Note:** Currently, Xilkernel only supports an interrupt controller tied to the external interrupt pin of the PowerPC 405 processor. It does not support interrupt controllers tied to the critical input pin of the processor.

When Xilkernel is used with multiple-interrupts in the system, the Xilkernel user-level interrupt handling API becomes available. The following subsection lists user-level interrupt handling APIs.



### **User-Level Interrupt Handling APIs**

#### **User-Level Interrupt Handling APIs Function Summary**

The following list provides a linked summary of the user-level interrupt handling APIs in Xilkernel. You can click on a function to go to the description.

```
unsigned int register_int_handler(int_id_t id, void *handler)(void*), void *callback) void unregister_int_handler(int_id_t id) void enable_interrupt(int_id_t id) void disable_interrupt(int_id_t id) void acknowledge_interrupt(int_id_t id)
```

### **User-Level Interrupt Handling APIs Function Descriptions**

The interrupt handlings API descriptions are as follows:

```
unsigned int register_int_handler(int_id_t id, void
```

\*handler)(void\*), void \*callback)

Parameters id is the zero-based numeric id of the interrupt.

handler is the user-level handler.

callback is a callback value that can be delivered to the user-level

handler.

Returns XST\_SUCCESS on success.

error codes defined in xstatus.h.

Description The register\_int\_handler( ) function registers the specified user

level interrupt handler as the handler for a specified interrupt. The user level routine is invoked asynchronously upon being serviced by an interrupt controller in the system. The routine returns an error on MicroBlaze processor systems if id is the identifier for the system timer interrupt. PowerPC processor systems have a dedicated hardware timer interrupt that exists separately from the other interrupts in the system. Therefore,

this check is not performed for a PowerPC processor system.

Includes xmk.h, sys/intr.h

#### void unregister\_int\_handler(int\_id\_t id)

Parameters *id* is the zero-based numeric id of the interrupt.

Returns None.

Description The unregister\_int\_handler() function unregisters the

registered user-level interrupt handler as the handler for the specified interrupt. The routine does nothing and fails silently on MicroBlaze processor systems if id is the identifier for the system timer interrupt.

Includes xmk.h, sys/intr.h



### void enable\_interrupt(int\_id\_t id)

Parameters *id* is the zero-based numeric id of the interrupt.

Returns None.

Description The enable\_interrupt() function enables the specified interrupt in

the interrupt controller. The routine does nothing and fails silently on MicroBlaze processor systems, if id is the identifier for the system timer

interrupt.

Includes xmk.h, sys/intr.h

#### void disable\_interrupt(int\_id\_t id)

Parameters *id* is the zero-based numeric id of the interrupt.

Returns None.

Description The disable\_interrupt() function disables the specified interrupt in

the interrupt controller. The routine does nothing and fails silently on MicroBlaze processor systems if id is the identifier for the system timer

interrupt.

Includes xmk.h, sys/intr.h

#### void acknowledge\_interrupt(int\_id\_t id)

Parameters *id* is the zero-based numeric identifier of the interrupt.

Returns None.

Description The acknowledge\_interrupt() function acknowledges handling

the specified interrupt to the interrupt controller. The routine does nothing and fails silently on MicroBlaze processor systems if id is the identifier for

the system timer interrupt.

Includes xmk.h, sys/intr.h

# Exception Handling

Xilkernel handles exceptions for the MicroBlaze processor, treating them as faulting conditions by the executing processes/threads. Xilkernel kills the faulting process and reports using a message to the console (if verbose mode is on) as to the nature of the exception. You cannot register your own handlers for these exceptions and Xilkernel handles them all natively.

Xilkernel does *not* handle exceptions for the PowerPC processor. The exception handling API and model that is available for the Standalone platform is available for Xilkernel. You might want to register handlers or set breakpoints (during debug) for exceptions that are of interest to you.

# Memory Protection

Memory protection is an extremely useful feature that can increase the robustness, reliability, and fault tolerance of your Xilkernel-based application. Memory protection requires support from the hardware. Xilkernel is designed to make use of the MicroBlaze Memory Management (Protection) Unit (MMU) features when available. This allows you to build fail-safe applications that each run within the valid sandbox of the system, as determined by the executable file and available I/O devices.

**Note:** Full virtual memory management is not supported by Xilkernel. Even when a full MMU is available on a MicroBlaze processor, only transparent memory translations are used, and there is no concept of demand paging.

Note: Xilkernel does not support the Memory Protection feature on PowerPC processors.



## **Memory Protection Overview**

When the MicroBlaze parameter C\_USE\_MMU is set to >=2, the kernel configures in memory protection during startup automatically.

**Note:** To disable the memory protection in the kernel, add the compiler flag -D XILKERNEL\_MB\_MPU\_DISABLE, to your library and application build.

The kernel identifies three types of protection violations:

1. **Code violation** — occurs when a thread tries to execute from memory that is not defined to contain program instructions.

**Note:** Because Xilkernel is a single executable, all threads have access to all program instructions and the kernel cannot trap violations where a thread starts executing the kernel code directly.

 Data access violation — Occurs when a thread tries to read or write data to or from memory that is not defined to be a part of the program data space. Similarly, read-only data segments can be protected by write access by all threads.

**Note:** Because Xilkernel is a single executable, all threads have equal access to all data as well as the kernel data structures. The kernel cannot trap violations where a thread accesses data that it is not designated to handle.

3. I/O violation — occurs when a thread tries to read or write from memory-mapped peripheral I/O space that is not present in the system.

Xilkernel attempts to determine these three conceptual protection areas in your program and system during system build and kernel boot time automatically. The kernel attempts to identify code and data labels that demarcate code and data sections in your executable ELF file. These labels are typically provided by linker scripts.

For example, MicroBlaze linker scripts use the labels  $\_ftext$  and  $\_etext$  to indicate the beginning and the end of the .text section respectively.

The following table summarizes the logical sections that must be present in the linker script, the requirements on the alignment of each section, and the demarcating labels.

Table 1: Linker Script Logical Sections

| Section                      | Start Label         | End Label            | Description                                            |
|------------------------------|---------------------|----------------------|--------------------------------------------------------|
| .text                        | _ftext              | _etext               | Executable instruction sections                        |
| .data                        | _fdata              | _edata               | Read-write data sections including small data sections |
| .rodata                      | _frodata            | _erodata             | Read only data sections including small data sections  |
| .stack                       | _stack_end          | _stack               | Kernel stack with 1 KB guard page above and below      |
| stack guard<br>page (top)    | _fstack_guard_top   | _estack_guard_top    | Top kernel stack guard page (1 KB)                     |
| stack guard<br>page (bottom) | _fstack_guard_botto | _estack_guard_bottom | Bottom kernel stack<br>guard page (1 KB)               |

Each section must be aligned at 1 KB boundary and clearly demarcated by the specified labels. Otherwise, Xilkernel will ignore the missing logical sections with no error or warning message.

**Caution!** This behavior could manifest itself in your software not working as expected, because MPU translation entries will be missing for important ELF sections and the processor will treat valid requests as invalid.

Send Feedback Send Feedback



**Note:** Each section typically has a specific type of data that is expected to be present. If the logic of the data inserted into the sections by your linker script is inappropriate, then the protection offered by the kernel could be incorrect or the level of protection could be diluted.

I/O ranges are automatically enumerated by the library generation tools and provided as a data structure to the kernel. These peripheral I/O ranges will not include read/write memory areas because the access controls for memory are determined automatically from the ELF file. During kernel boot, the enumerated I/O ranges are marked as readable and writable by the threads. Accesses outside of the defined I/O ranges causes a protection fault.

# **User-specified Protection**

In addition to the automatic inference and protection region setup done by the kernel, you can provide your own protection regions by providing the data structures as shown in the following example. If this feature is not required, these data structures can be removed from the application code.

The following table lists the valid field flags that identify the user-specified access protection options:

Table 2: Access Protection Field Flags

| Field Flag         | Description                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| MPU_PROT_EXEC      | Executable program instructions (no read or write permissions)                                                                |
| MPU_PROT_READWRITE | Readable and writable data sections (no execute permissions)                                                                  |
| MPU_PROT_READ      | Read-only data sections (no write/execute permissions)                                                                        |
| MPU_PROT_NONE      | (Currently no page can be protected from all three accesses at the same time. This field flag is equivalent to MPU_PROT_READ) |

# Fixed Unified Translation Look-aside Buffer (TLB) Support on the MicroBlaze Processor

The MicroBlaze processor has a fixed 64-entry Unified Translation Look-aside Buffer (TLB). Xilkernel can support up to this maximum number of TLBs only. If the maximum TLBs to enable protection for a given region are exceeded, Xilkernel will report an error during Microprocessor Unit (MPU) initialization and proceed to boot the kernel without memory protection. There is no support for dynamically swapping TLB management to provide an arbitrary number of protection regions.



### Other Interfaces

Internally, Xilkernel, depends on the Standalone platform; consequently, the interfaces that the Standalone presents are inherited by Xilkernel. Refer to the "Standalone" document for information on available interfaces. For example, to add your own custom handlers for the various exceptions that PowerPC 405 processor supports, you would use the exception handling interface provided by the Standalone for the PowerPC 405 processor.

# Hardware Requirements

Xilkernel is completely integrated with the software platform configuration and automatic library generation mechanism. As a result, a software platform based on Xilkernel can be configured and built in a matter of minutes. However, some services in the kernel require support from the hardware. Scheduling and all the dependent features require a periodic kernel tick and typically some kind of timer is used. Xilkernel has been designed to work with either the Xilinx fit\_timer IP core or the xps\_timer/axi\_timer IP core. By specifying the instance name of the timer device in the software platform configuration, Xilkernel is able to initialize and use the timer cores and timer related services automatically. Refer to "Configuring System Timer," page 48 for more information on how to specify the timer device. On PowerPC 405 and PowerPC 440 processors, Xilkernel uses the internal programmable timer of the processor and consequently does not need external timer cores for kernel functionality; you must, however, specify values for the system timer frequency and system timer interval.

Xilkernel has also been designed to work in scenarios involving multiple-interrupting peripherals. The <code>xps\_intc/axi\_intc</code> IP core handles the hardware interrupts and feeds a single IRQ line from the controller to the processor. By specifying the name of the interrupt controller peripheral in the software platform configuration, you would be getting kernel awareness of multiple interrupts. Xilkernel would automatically initialize the hardware cores, interrupt system, and the second level of software handlers as a part of its startup. You do not have to do this manually. Xilkernel handles non-cascaded interrupt controllers; cascaded interrupt controllers are not supported.

# System Initialization

The entry point for the kernel is the xilkernel\_main() routine defined in main.c. Any user initialization that must be performed can be done before the call to xilkernel\_main(). This includes any system-wide features that might need to be enabled before invoking xilkernel\_main(). These are typically machine-state features such as cache enablement or hardware exception enablement that must be "always ON" even when context switching between applications. Make sure to set up such system states before invoking xilkernel\_main(). Conceptually, the xilkernel\_main() routine does two things: it initializes the kernel via xilkernel\_init() and then starts the kernel with xilkernel\_start(). The first action performed within xilkernel\_init() is kernel-specific hardware initialization. This includes registering the interrupt handlers and configuring the system timer, as well as memory protection initialization. Interrupts/exceptions are not enabled after completing hw\_init(). The sys\_init() routine is entered next.



The  $sys\_init()$  routine performs initialization of each module, such as processes and threads, initializing in the following order:

- 1. Internal process context structures
- 2. Ready queues
- 3. pthread module
- 4. Semaphore module
- 5. Message queue module
- 6. Shared memory module
- 7. Memory allocation module
- 8. Software timers module
- 9. Idle task creation
- 10. Static pthread creation

After these steps, xilkernel\_start() is invoked where interrupts and exceptions are enabled. The kernel loops infinitely in the *idle task*, enabling the scheduler to start scheduling processes.

# Thread Safety and Re-Entrancy

Xilkernel, by definition, creates a multi-threaded environment. Many library and driver routines might not be written in a thread-safe or re-entrant manner. Examples include the C library routines such as printf(), sprintf(), malloc(), free(). When using any library or driver API that is not a part of Xilkernel, you must make sure to review thread-safety and reentrancy features of the routine. One common way to prevent incorrect behavior with unsafe routines is to protect entry into the routine with locks or semaphores.

### Restrictions

- Floating point applications cannot be used with Xilkernel on the PowerPC 440 and PowerPC 405 processors. This limitation is because Xilkernel does not context switch the floating point registers and floating point control/status registers on these processors. A future release will aim to add this support to Xilkernel.
  - Floating point applications *can* be used safely with MicroBlaze processors because the MicroBlaze processor does not have a different register set for floating point values.
- The MicroBlaze processor compiler supports a <code>-mxl-stack-check</code> switch, which can be used to catch stack overflows. However, this switch is meant to work only with single-threaded applications, so it cannot be used in Xilkernel.

# Kernel Customization

Xilkernel is highly customizable. As described in previous sections, you can change the modules and individual parameters to suit your application. The SDK **Board Support Package Settings** dialog box provides an easy configuration method for Xilkernel parameters. Refer to the "Embedded System and Tools Architecture Overview" chapter in the *Embedded Systems Tools Reference Manual (UG111)* for more details (a link to the document is available in "Additional Resources," page 2). To customize a module in the kernel, a parameter with the name of the category set to TRUE must be defined in the Microprocessor Software Specification (MSS) file. An example for customizing the pthread is shown as follows:

```
parameter config_pthread_support = true
```

If you do not define a configurable <code>config\_</code> parameter for the module, that module is not implemented. You do not have to manually key in these parameters and values. When you input information in the **Board Support Package Settings** dialog box, SDK generates the corresponding Microprocessor Software Specification (MSS) file entries automatically.





The following is an MSS file snippet for configuring OS Xilkernel for a PowerPC processor system. The values in the snippet are sample values that target a hypothetical board:

```
BEGIN OS
PARAMETER OS_NAME = xilkernel
PARAMETER OS_VER = 5.01.a
PARAMETER STDIN = RS232
PARAMETER STDOUT = RS232
PARAMETER proc_instance = ppc405_0
PARAMETER config_debug_support = true
PARAMETER verbose = true
PARAMETER systmr_spec = true
PARAMETER systmr_freq = 100000000
PARAMETER systmr_interval = 80
PARAMETER sysintc_spec = system_intc
PARAMETER config_sched = true
PARAMETER sched_type = SCHED_PRIO
PARAMETER n_prio = 6
PARAMETER max_readyq = 10
PARAMETER config_pthread_support = true
PARAMETER max_pthreads = 10
PARAMETER config_sema = true
PARAMETER max_sem = 4
PARAMETER max_sem_waitq = 10
PARAMETER config_msgq = true
PARAMETER num_msgqs = 1
PARAMETER msgq_capacity = 10
PARAMETER config_bufmalloc = true
PARAMETER config_pthread_mutex = true
PARAMETER config_time = true
PARAMETER max_tmrs = 10
PARAMETER enhanced_features = true
PARAMETER config_kill = true
PARAMETER mem_table = ((4,30),(8,20))
PARAMETER static_pthread_table = ((shell_main,1))
```

The configuration parameters in the MSS specification impact the memory and code size of the Xilkernel image. Kernel-allocated structures whose count can be configured through the MSS must be reviewed to ensure that your memory and code size is appropriate to your design.

For example, the maximum number of process context structures allocated in the kernel is determined by the sum of two parameters; <code>max\_procs</code> and <code>max\_pthreads</code>. If a process context structures occupies <code>x</code> bytes of <code>bss</code> memory, then the total <code>bss</code> memory requirement for process contexts is (<code>max\_pthreads\*x</code>) bytes. Consequently, such parameters must be tuned carefully, and you need to examine the final kernel image with the GNU size utility to ensure that your memory requirements are met. To get an idea the contribution each kernel-allocated structure makes to memory requirements, review the corresponding header file. The specification in the MSS is translated by Libgen and Xilkernel Tcl files into C-language configuration directives in two header files: <code>os\_config.h</code> and <code>config\_init.h</code>. Review these two files, which are generated in the main processor include directory, to understand how the specification gets translated.



# **Configuring STDIN and STDOUT**

The standard input and output peripherals can be configured for Xilkernel. Xilkernel can work without a standard input and output also. These peripherals are the targets of input-output APIs like print, outbyte, and inbyte. The following table provides the attribute descriptions, data types, and defaults.

Table 3: STDIN/STDOUT Configuration Parameters

| Attribute | Description                         | Туре   | Defaults |
|-----------|-------------------------------------|--------|----------|
| stdin     | Instance name of stdin peripheral.  | string | none     |
| stdout    | Instance name of stdout peripheral. | string | none     |

# **Configuring Scheduling**

You can configure the kernel scheduling policy by configuring the parameters shown in the following table.

Table 4: Scheduling Parameters

| Attribute    | Description                                                                                                                              | Туре    | Defaults |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| config_sched | Configure scheduler module.                                                                                                              | boolean | true     |
| sched_type   | Type of Scheduler to be used.<br>Allowed values:                                                                                         | enum    | SCHED_RR |
|              | 2 - SCHED_RR                                                                                                                             |         |          |
|              | 3-SCHED_PRIO                                                                                                                             |         |          |
| n_prio       | Number of priority levels if scheduling is SCHED_PRIO.                                                                                   | numeric | 32       |
| max_readyq   | Length of each ready queue. This is<br>the maximum number of processes<br>that can be active in a ready queue at<br>any instant in time. | numeric | 10       |

# **Configuring Thread Management**

Threads are the primary mechanism for creating process contexts. The configurable parameters of the thread module are listed in the following table.

**Table 5: Thread Module Parameters** 

| Attribute              | Description                                                           | Туре    | Defaults |
|------------------------|-----------------------------------------------------------------------|---------|----------|
| config_pthread_support | Need pthread module.                                                  | boolean | true     |
| max_pthreads           | Maximum number of threads that can be allocated at any point in time. | numeric | 10       |
| pthread_stack_size     | Stack size for dynamically created threads (in bytes).                | numeric | 1000     |



Table 5: Thread Module Parameters (Cont'd)

| Attribute            | Description                                                                                                                                                                                                 | Туре                   | Defaults |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|
| static_pthread_table | Statically configure the threads that startup when the kernel is started. This is defined to be an array with each element containing the parameters pthread_start_addr and pthread_prio.                   | array of 2-<br>tuples  | none     |
|                      | Note: If you are specifying function names for pthread_start_addr, they must be functions in your source code that are compiled with the C dialect. They cannot be functions compiled with the C++ dialect. |                        |          |
| pthread_start_addr   | Thread start address.                                                                                                                                                                                       | Function name (string) | none     |
| pthread_prio         | Thread priority.                                                                                                                                                                                            | numeric                | none     |

# **Configuring Semaphores**

You can configure the semaphores module, the maximum number of semaphores, and semaphore queue length. The following table shows the parameters used for configuration.

Table 6: Semaphore Module Parameters

| Attribute         | Description                                      | Туре    | Defaults |
|-------------------|--------------------------------------------------|---------|----------|
| config_sema       | Need Semaphore module.                           | boolean | false    |
| max_sem           | Maximum number of Semaphores.                    | numeric | 10       |
| max_sem_waitq     | Semaphore Wait Queue Length.                     | numeric | 10       |
| config_named_sema | Configure named semaphore support in the kernel. | boolean | false    |

# **Configuring Message Queues**

Optionally, you can configure the message queue module, number of message queues, and the size of each message queue. The message queue module depends on both the semaphore module and the buffer memory allocation module. The following table shows the parameter definitions used for configuration. Memory for messages must be explicitly specified in the malloc customization or created at run-time.

Table 7: Message Queue Module Parameters

| Attribute     | Description                                                                                         | Туре    | Defaults |
|---------------|-----------------------------------------------------------------------------------------------------|---------|----------|
| config_msgq   | Need Message Queue module.                                                                          | boolean | false    |
| num_msgqs     | Number of message queues in the system.                                                             | numeric | 10       |
| msgq_capacity | Maximum number of messages in the queue.                                                            | numeric | 10       |
| use_malloc    | Provide for more powerful message queues which use malloc and free to allocate memory for messages. | boolean | false    |



# **Configuring Shared Memory**

Optionally, you can configure the shared memory module and the size of each shared memory segment. All the shared memory segments that are needed must be specified in these parameters. The following table shows the parameters used for configuration.

Table 8: Shared Memory Module Parameters

| Attribute  | Description                                                                           | Туре              | Defaults |
|------------|---------------------------------------------------------------------------------------|-------------------|----------|
| config_shm | Need shared memory module.                                                            | boolean           | false    |
| shm_table  | Shared memory table. Defined as an array with each element having shm_size parameter. | array of 1-tuples | none     |
| shm_size   | Shared memory size.                                                                   | numeric           | none     |
| num_shm    | Number of shared memories expressed as the shm_table array size.                      | numeric           | none     |

# **Configuring Pthread Mutex Locks**

Optionally, you can choose to include the pthread mutex module, number of mutex locks, and the size of the wait queue for the mutex locks. The following table shows the parameters used for configuration.

Table 9: Pthread Mutex Module Parameters

| Attribute                | Description                                                    | Туре    | Defaults |
|--------------------------|----------------------------------------------------------------|---------|----------|
| config_pthread_mutex     | Need pthread mutex module.                                     | boolean | false    |
| max_pthread_mutex        | Maximum number of pthread mutex locks available in the system. | numeric | 10       |
| max_pthread_mutex_ waitq | Length of each the mutex lock wait queue.                      | numeric | 10       |

# **Configuring Buffer Memory Allocation**

Optionally, you can configure the dynamic buffer memory management module, size of memory blocks, and number of memory blocks. The following table shows the parameters used for configuration.

Table 10: Memory Management Module Parameters

| Attribute        | Description                                                                                               | Туре              | Defaults |
|------------------|-----------------------------------------------------------------------------------------------------------|-------------------|----------|
| config_bufmalloc | Need buffer memory management.                                                                            | boolean           | false    |
| max_bufs         | Maximum number of buffer pools that can be managed at any time by the kernel.                             | numeric           | 10       |
| mem_table        | Memory block table. This is defined as an array with each element having mem_bsize, mem_nblks parameters. | array of 2-tuples | none     |
| mem_bsize        | Memory block size in bytes.                                                                               | numeric           | none     |
| mem_nblks        | Number of memory blocks of a size.                                                                        | numeric           | none     |



# **Configuring Software Timers**

Optionally, you can configure the software timers module and the maximum number of timers supported. The following table shows the parameters used for configuration.

Table 11: Software Timers Module Parameters

| Attribute   | Description                                      | Туре    | Defaults |
|-------------|--------------------------------------------------|---------|----------|
| config_time | Need software timers and time management module. | boolean | false    |
| max_tmrs    | Maximum number of software timers in the kernel. | numeric | 10       |

# **Configuring Enhanced Interfaces**

Optionally, you can configure some enhanced features/interfaces using the following parameters shown in the following table.

Table 12: Enhanced Features

| Attribute    | Description                                                     | Туре    | Defaults |
|--------------|-----------------------------------------------------------------|---------|----------|
| config_kill  | Include the ability to kill a process with the kill() function. | boolean | false    |
| config_yield | Include the yield( ) interface.                                 | boolean | false    |

# **Configuring System Timer**

You can configure the timer device in the system for MicroBlaze processor kernels. Additionally, you can configure the timer interval for PowerPC and PIT timer based MicroBlaze processor systems. The following table shows the available parameters .

Table 13: Attributes for Copying Kernel Source Files

| Attribute               | Description                                                                                                                                                                                                                                                                                                                                    | Туре                      | Defaults  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|
| systmr_dev <sup>1</sup> | Instance name of the system timer peripheral.                                                                                                                                                                                                                                                                                                  | string                    | none      |
| systmr_freq             | Specify the clock frequency of the system timer device:  • For the xps_timer, it is the OPB clock frequency.  • For the axi_timer, it is the frequency of the AXI bus to which the axi_timer is connected.  • For the fit_timer, it is the clock given to the fit_timer.  • For PowerPC 405 processor, it is the frequency of the PowerPC 405. | numeric                   | 100000000 |
| systmr_interval         | Time interval per system timer interrupt. This is automatically determined (and cannot be changed) for the fit_timer.                                                                                                                                                                                                                          | numeric<br>(milliseconds) | 10        |

1. MicroBlaze only.



#### **Configuring Interrupt Handling**

You can configure the interrupt controller device in the system kernels. Adding this parameter automatically configures multiple interrupt support and the user-level interrupt handling API in the kernel. This also causes the kernel to automatically initialize the interrupt controller. The following table shows the implemented parameters.

Table 14: Attributes for Copying Kernel Source Files

| Attribute    | Description                                                                                            | Туре   | Defaults |
|--------------|--------------------------------------------------------------------------------------------------------|--------|----------|
| sysintc_spec | Specify the instance name of the interrupt controller device connected to the external interrupt port. | string | null     |

#### **Configuring Debug Messages**

You can configure that the kernel outputs debug/diagnostic messages through its execution flow. Enabling the parameter in the following table makes the DBG\_PRINT macro available, and subsequently its output to the standard output device:

Table 15: Attribute for Debug Messages

| Attribute  | Description                    | Туре    | Defaults |
|------------|--------------------------------|---------|----------|
| debug_mode | Turn on kernel debug messages. | boolean | false    |

#### **Coping Kernel Source Files**

You can copy the configured kernel source files to your repository for further editing and use them for building the kernel. The following table shows the implemented parameters:

Table 16: Attributes for Copying Kernel Source Files

| Attribute    | Description                                                                                                         | Туре        | Defaults     |
|--------------|---------------------------------------------------------------------------------------------------------------------|-------------|--------------|
| copyoutfiles | Need to copy source files.                                                                                          | boolean     | false        |
| copytodir    | User repository directory. The path is relative to project_directory /system_name/libsrc/xilkernel_v5_00_a/src_dir. | path string | "/copyoflib" |

# Debugging Xilkernel

The entire kernel image is a single file that can serve as the target for debugging with the SDK GNU Debugger (GDB) mechanism. User applications and the library must be compiled with a **-g**. Refer to the *Embedded System Tools Reference Manual (UG111)* for documentation on how to debug applications with GDB.

**Note:** This method of debugging involves great visibility into the kernel and is intrusive. Also, this debugging scheme is not kernel-user application aware.



# Memory Footprint

The size of Xilkernel depends on the user configuration. It is small in size and can fit in different configurations. The following table shows the memory size output from GNU size utility for the kernel. Xilkernel has been tested with the GNU Compiler Collection (GCC) optimization flag of -O2; the numbers in the table are from the same optimization level.

Table 17: User Configuration and Xilkernel Size

| Configuration                                                                                                                                                                                                                                                         | MicroBlaze (in kb) | PowerPC<br>(in kb) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|
| Basic kernel functionality with multi-threading only.                                                                                                                                                                                                                 | 7                  | 16                 |
| Full kernel functionality with round-robin scheduling (no multiple interrupt support and no enhanced features).                                                                                                                                                       | 16                 | 26                 |
| Full kernel functionality with priority scheduling (no multiple interrupt support and no enhanced features).                                                                                                                                                          | 16.5               | 26.5               |
| Full kernel functionality with all modules (threads, support for both ELF processes, priority scheduling, IPC, synchronization constructs, buffer malloc, multiple and user level interrupt handling, drivers for interrupt controller and timer, enhanced features). | 22                 | 32                 |

# Xilkernel File Organization

Xilkernel sources are organized as shown in the table below:

Table 18: Organization of Xilkernel Sources

| root/ |       |          |       | Contains the /data and the /src folders.                                                               |
|-------|-------|----------|-------|--------------------------------------------------------------------------------------------------------|
|       | data/ |          |       | Contains Microprocessor Library Definition (MLD) and Tcl files that determine XilKernel configuration. |
|       | src/  |          |       | Contains all the source.                                                                               |
|       |       | include/ |       | Contains header files organized similar to /src.                                                       |
|       |       | src/     |       | Non-header source files.                                                                               |
|       |       |          | arch/ | Architecture-specific sources.                                                                         |
|       |       |          | sys/  | System-level sources.                                                                                  |
|       |       |          | ipc/  | Sources that implement the IPC functionality.                                                          |

# **Modifying Xilkernel**

You can further customize Xilkernel by changing the actual code base. To work with a custom copy of Xilkernel, you must first copy the Xilkernel source folder xilkernel\_v5\_01\_a from the SDK installation and place it in a software repository; for example,

<..../mylibraries/bsp/xilkernel\_v5\_01\_a>. If the repository path is added to the tools, Libgen picks up the source folder of Xilkernel for compilation.

Refer to "Xilkernel File Organization," page 50 for more information on the organization of the Xilkernel sources. Xilkernel sources have been written in an elementary and intuitive style and include comment blocks above each significant function. Each source file also carries a comment block indicating its role.

Send Feedback March 20, 2013



# Deprecated Features

#### **ELF Process Management (Deprecated)**

A deprecated feature of Xilkernel is the support for creating execution contexts out of separate Executable Linked Files (ELFs).

You might do this if you need to create processes out of executable files that lay on a file system (such as XilFATFS or XilMFS). Typically, a loader is required, which Xilkernel does not provide. Assuming that your application does involve a loader, then given a entry point in memory to the executable, Xilkernel can then create a process. The kernel does not allocate a separate stack for such processes; the stack is set up as a part of the CRT of the separate executable.

**Note:** Such separate executable ELF files, which are designed to run on top of Xilkernel, must be compiled with the compiler flag -xl-mode-xilkernel for MicroBlaze processors. For PowerPC processors, you must use a custom linker script, that does not include the .boot and the .vectors sections in the final ELF image. The reason that these modifications are required is that, by default, any program compiled with the SDK GNU tool flow, could potentially contain sections that overwrite the critical interrupt, exception, and reset vectors section in memory. Xilkernel requires that its own ELF image initialize these sections and that they stay intact. Using these special compile flags and linker scripts, removes these sections from the output image for applications.

The separate executable mode has the following caveats:

• Global pointer optimization is not supported.

**Note:** This is supported in the default kernel linkage mode. It is not supported only in this separate executable mode.

Xilkernel does not feature a loader when creating new processes and threads. It creates
process and thread contexts to start of from memory images assumed to be initialized.
Therefore, if any ELF file depends on initialized data sections, then the next time the same
memory image is used to create a process, the initialized sections are invalid, unless
some external mechanism is used to reload the ELF image before creating the process.

**Note:** This feature is deprecated. Xilinx encourages use of the standard, single executable file application model.

Refer to the "Configuring ELF Process Management (Deprecated)," page 52 for more details. An ELF process is created and handled using the following interfaces.

int **elf\_process\_create**(void\* start\_addr, int prio)

Parameters start\_addr is the start address of the process.

prio is the starting priority of the process in the system.

Returns • The PID of the new process on success.

• -1 on failure.

Description Creates a new process. Allocates a new PID and Process Control Block

(PCB) for the process. The process is placed in the appropriate ready

queue.

Includes xmk.h, sys/process.h





int elf\_process\_exit(void)

Parameters None.
Returns None.

Description Removes the process from the system.

Caution! Do not use this function to terminate a thread.

Includes xmk.h, sys/process.h

#### **Configuring ELF Process Management (Deprecated)**

You can select the maximum number of processes in the system and the different functions needed to handle processes. The processes and threads that are present in the system on system startup can be configured statically. The following table provides a list of available parameters:

Table 19: Process Management Parameters

| Attribute                    | Description                                                                                                                                                                | Туре                 | Defaults |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|
| config_elf_process           | Need ELF process management.                                                                                                                                               | boolean              | true     |
|                              | <b>Note:</b> Using config_elf_process requires enhanced_features=true in the kernel configuration.                                                                         |                      |          |
| max_procs                    | Maximum number of processes in the system.                                                                                                                                 | numeric              | 10       |
| static_elf_process<br>_table | Configure startup processes that are separate executable files. This is defined to be an array with each element containing the parameters process_start and process_prio. | Array of<br>2-tuples | none     |
| process_start_addr           | Process start address.                                                                                                                                                     | Address              | none     |
| process_prio                 | Process priority.                                                                                                                                                          | Numeric              | none     |



# LibXil FATFile System (FATFS) (v1.00.a)

UG648 July 6, 2011

#### Overview

The XilFATFS filesystem access library provides read/write access to files stored on a Xilinx® System ACE compact flash or IBM microdrive device. This library requires the underlying hardware platform to contain the following:

- XPS/AXI System ACE Interface Controller Logicore module
- System ACE controller and CompactFlash connector
- CompactFlash card or IBM Microdrive formatted with a FAT12, FAT16, or FAT32 file system

**Caution!** FAT16 is required for the System ACE to directly configure the FPGA but the XilFATFS library can work with the System ACE hardware to support FAT12 and FAT32 also.

You can copy files to the flash device from your PC by plugging the flash or microdrive into a suitable USB adapter or similar device.

If the compact flash or microdrive has multiple partitions, each formatted as a FAT12, FAT16, or FAT32 filesystem, XilFATFS allows the partitions to be accessed with partition names. The first partition is always called A:, the second partition is always called B:, and so on. As noted earlier, the first partition must be FAT16 for the System ACE to directly configure the FPGA.

The following sections provide a summary of the XilFATFS functions and the function descriptions.

# XiIFATFS Function Summary

This section provides a list of functions provided by the XilFATFS. The following is a linked list where you can click on the function name to go to the description.

void \*sysace\_fopen(const char \*file, const char \*mode)
int sysace\_fread (void \*buffer, int\_size, int count, void \*file)
int sysace\_fwrite(void \*buffer, int size, int count, void \*file)
int sysace\_fclose(void \*file)
int sysace\_mkdir(const char \*path)
int sysace\_chdir(const char \*path)
int sysace\_remove\_dir(const char \*path)
int sysace\_remove\_file(const char \*path)



# XiIFATFS Function Descriptions

void \*sysace fopen(const char \*file, const char \*mode)

Parameters file is the name of the file on the flash device.

mode is "r" or "w".

Returns A non-zero file handle on success.

0 for failure.

Description The file name must follow the Microsoft 8.3 naming convention of an

eight character file name followed by a '.' and a three character

extension. For example: test.txt.

This function returns a file handle that has to be used for subsequent

calls to read, write, or close the file.

If mode is "r" and the named file does not exist on the device, a 0 is

returned.

int sysace\_fread (void \*buffer, int size, int count, void \*file)

Parameters buffer is a pre allocated buffer that is passed in to this procedure,

and is used to return the characters read from the device.

size is restricted to 1.

count is the number of characters to be read.

file is the file handle returned by sysace\_fopen.

Returns Non-zero number of characters actually read for success.

0 for failure.

Description The preallocated buffer is filled with the characters that are read from

the device. The return value indicates the actual number of characters read, while <code>count</code> specifies the maximum number of characters to read. The buffer size must be at least <code>count</code>. <code>stream</code> should be a

valid file handle returned by a call to sysace\_fopen.

int sysace\_fwrite(void \*buffer, int size, int count, void \*file)

Parameters buffer is a pre allocated buffer that is passed in to this procedure,

and contains the characters to be written to the device.

size is restricted to 1.

count is the number of characters to be written.file is the file handle returned by sysace\_fopen.

Returns Non-zero number of characters actually written for success.

0 or -1 for failure.

Description The pre-allocated buffer is filled (by the caller) with the characters that

are to be written to the device. The return value indicates the actual number of characters written, while <code>count</code> specifies the maximum number of characters to write. The buffer size must be at least <code>count</code>.

stream should be a valid file handle returned by a call to

 ${\tt sysace\_fopen.} \ This function might simply return after updating the buffer cache (see {\tt CONFIG\_BUFCACHE\_SIZE}). \ To ensure that the data is written to the device, perform a {\tt sysace\_fclose} call.$ 



int sysace\_fclose(void \*file)

Parameters file: File handle returned by sysace\_fopen.

Returns 0 on success.

-1 on failure.

Description Closes an open file. This function also synchronizes the buffer cache

to memory. If any files were written to using sysace\_fwrite, then it is necessary to synchronize the data to the disk by performing sysace\_fclose. If this is not performed, then the disk could

possibly become corrupted.

Includes sysace\_stdio.h

int **sysace\_mkdir**(const char \*path)

Parameters path is the path name of new directory.

Returns 0 on success.

-1 on failure.

Description Create a new directory specified by path. The directory name can be

either absolute or relative, and must follow the 8.3 file naming

convention.

Examples: a:\\dirname, a:\\dirname.dir,
a:\\dir1\\dirnew, dirname, dirname.dir

If a relative path is specified, and the current working directory is not already set, the current working directory defaults to the root directory.

Includes sysace\_stdio.h

int **sysace\_chdir**(const char \*path)

Parameters path is the path name of new directory

Returns 0 on success

-1 on failure

Description Create a new directory specified by path. The directory name can be

either absolute or relative, and must follow the 8.3 file naming

convention.

Examples: a:\\dirname, a:\\dirname.dir,
a:\\dirn\\dirname, dirname, dirname.dir

If a relative path is specified, and the current working directory is not already set, the current working directory defaults to the root directory.



int sysace\_remove\_dir(const char \*path)

Parameters *path* is the full path to the directory that must be deleted.

Returns 0 on success

Negative integer on failure.

Description Remove the file or directory specified by the path. Available only when

the CONFIG\_WRITE parameter to XilFATFS is set.

Includes sysace\_stdio.h

int sysace\_remove\_file(const char \*path)

Parameters path is the full path to the file that must be deleted.

Returns 0 on success.

Negative integer on failure.

Description Remove the file or directory specified by the path. These functions are

available only when the CONFIG\_WRITE parameter to XilFATFS is

set.

Includes sysace\_stdio.h

#### Libgen Customization

XilFATFS file system can be integrated with a system using the following snippet in the Microprocessor Software Specification (MSS) file:

```
BEGIN LIBRARY

parameter LIBRARY_NAME = xilfatfs

parameter LIBRARY_VER = 1.00.a

parameter CONFIG_WRITE = true

parameter CONFIG_DIR_SUPPORT = false

parameter CONFIG_FAT12 = false

parameter CONFIG_MAXFILES = 5

parameter CONFIG_BUFCACHE_SIZE = 10240

parameter PROC_INSTANCE = powerpc_0

END LIBRARY
```

#### Parameter description:

- When CONFIG\_WRITE is set to true, write capabilities are added to the library.
- When CONFIG\_DIR\_SUPPORT is set to true, the mkdir and chdir functions are added to the library. For mkdir() function to work, CONFIG\_WRITE needs to be enabled.
- When CONFIG\_FAT12 is set to true, the library is configured to work with FAT12 file systems. Otherwise, the library works with both FAT16 and FAT32 file systems.
- CONFIG\_MAXFILES limits the maximum number of files that can be open. This influences the amount of memory allocated statically by XiIFATFS.
- CONFIG\_BUFCACHE\_SIZE: defines the amount of memory (in bytes) used by the library
  for buffering reads and write calls to the System ACE. This improves the performance of
  both sysace\_fread and sysace\_fwrite by buffering the data in memory and avoiding
  unnecessary calls to read the CF device. The buffers are synced up to the device only on
  a sysace\_fclose call; consequently, it is essential to perform a sysace\_fclose if any
  file was modified.
- The parameter PROC\_INST is not necessary for uniprocessor systems. In a multiprocessor system, set PROC\_INST to the processor name for which the library must be compiled. The System ACE peripheral must be reachable from this processor.

Send Feedback July 6, 2011



# LibXil Memory File System (MFS) (v1.00.a)

#### **Overview**

The LibXil MFS provides the capability to manage program memory in the form of file handles. You can create directories and have files within each directory. The file system can be accessed from the high-level C language through function calls specific to the file system.

#### **MFS Functions**

This section provides a linked summary and descriptions of MFS functions.

#### **MFS Function Summary**

The following list is a linked summary of the supported MFS functions. Descriptions of the functions are provided after the summary table. You can click on a function in the summary list to go to the description.

```
void mfs_init_fs(int_numbytes,_char_*address,_int init_type)
void mfs_init_genimage(int numbytes, char *address, int init_type)
int mfs_change_dir(char_*newdir)
int mfs_create_dir(char *newdir)
int mfs delete dir(char *dirname) 3
int mfs_get_current_dir_name(char *dirname)
int mfs_delete_file(char *filename) 3
int mfs_rename_file(char *from_file, char *to_file)
int mfs_exists_file(char *filename)
int mfs_get_usage(int *num_blocks_used, int *num_blocks_free)
int mfs dir open(char *dirname)
int mfs_dir_close(int fd)
int mfs_dir_read(int fd, char_**filename, int *filesize,int *filetype)
int mfs_file_open(char *filename, int mode)
int mfs_file_read(int fd, char *buf, int buflen)
int mfs_file_write(int fd, char *buf, int buflen)
int mfs file close(int fd)
long mfs_file_lseek(int fd, long offset, int whence)
```

© 2011 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



#### **MFS Function Descriptions**

void mfs\_init\_fs(int numbytes, char \*address, int
 init\_type)

Parameters

 ${\it numbytes}$  is the number of bytes of memory available for the file system.

address is the starting(base) address of the file system memory.

init\_type is MFSINIT\_NEW, MFSINIT\_IMAGE, or MFSINIT\_ROM\_IMAGE.

Description

Initialize the memory file system. This function must be called before any file system operation. Use  $mfs_{init\_genimage}$  instead of this function if the filesystem is being initialized with an image generated by mfsgen. The status/mode parameter determines certain filesystem properties:

- MFSINIT\_NEW creates a new, empty file system for read/write.
- MFSINIT\_IMAGE initializes a filesystem whose data has been previously loaded into memory at the base address.
- MFSINIT\_ROM\_IMAGE initializes a Read-Only filesystem whose data has been previously loaded into memory at the base address.

Includes xilmfs.h

void mfs\_init\_genimage(int numbytes, char \*address, int
 init\_type)

**Parameters** 

numbytes is the number of bytes of memory in the image generated by the mfsgen tool. This is equal to the size of the memory available

for the file system, plus 4.

address is the starting(base) address of the image.

 $init\_type$  is either <code>MFSINIT\_IMAGE</code> or <code>MFSINIT\_ROM\_IMAGE</code>

Description

Initialize the memory file system with an image generated by mfsgen. This function must be called before any file system operation. The status/mode parameter determines certain filesystem properties:

- MFSINIT\_IMAGE initializes a filesystem whose data has been previously loaded into memory at the base address.
- MFSINIT\_ROM\_IMAGE initializes a Read-Only filesystem whose data has been previously loaded into memory at the base address.

int mfs\_change\_dir(char \*newdir)

Parameters newdir is the chdir destination.

Returns 1 on success.

0 on failure.

Description If newdir exists, make it the current directory of MFS. Current

directory is not modified in case of failure.

Includes xilmfs.h

Send Feedback July 6, 2011



int mfs\_create\_dir(char \*newdir)

Parameters *newdir* is the directory name to be created.

Returns Index of new directory in the file system on success.

0 on failure.

Description Create a new empty directory called *newdir* inside the current

directory.

Includes xilmfs.h

int mfs\_delete\_dir(char \*dirname)

Parameters dirname is the directory to be deleted.

Returns Index of new directory in the file system on success.

0 on failure.

Description Delete the directory dirname, if it exists and is empty.

Includes xilmfs.h

int mfs\_get\_current\_dir\_name(char \*dirname)

Parameters dirname is the current directory name.

Returns 1 on success.

0 on failure.

Description Return the name of the current directory in a preallocated buffer,

dirname, of at least 16 chars. It does not return the absolute path name of the current directory, but just the name of the current

ane of the current directory, but just the name of the current

directory.

Includes xilmfs.h

int mfs\_delete\_file(char \*filename)

Parameters *filename* is the file to be deleted.

Returns 1 on success.

0 on failure.

Description Delete filename from the directory.

Includes xilmfs.h

**Caution!** This function does not completely free up the directory space used by the file. Repeated calls to create and delete files can

cause the filesystem to run out of space.



int mfs\_rename\_file(char \*from\_file, char \*to\_file)

Parameters *from\_file* is the original filename.

to file is the new file name.

Returns 1 on success.

0 on failure.

Description Rename from\_file to to\_file. Rename works for directories as

well as files. Function fails if to\_file already exists.

Includes xilmfs.h

int mfs\_exists\_file(char \*filename)

Parameters filename is the file or directory to be checked for existence.

Returns 0 if filename does not exist.

1 if filename is a file.
2 if filename is a directory.

Description Check if the file/directory is present in current directory.

Includes xilmfs.h

int mfs\_get\_usage(int \*num\_blocks\_used, int

\*num\_blocks\_free)

Parameters num\_blocks\_used is the number of blocks used.

num\_blocks\_free is the number of free blocks.

Returns 1 on success.

0 on failure.

Description Get the number of used blocks and the number of free blocks in the

file system through pointers.

Includes xilmfs.h

int mfs\_dir\_open(char \*dirname)

Parameters dirname is the directory to be opened for reading.

Returns The index of dirname in the array of open files on success.

-1 on failure.

Description Open directory dirname for reading. Reading a directory is done using

mfs dir read().

Includes xilmfs.h

Send Feedback July 6, 2011



int mfs\_dir\_close(int fd)

Parameters fd is file descriptor return by open.

Returns 1 on success.

0 on failure.

Description Close the dir pointed by £d. The file system regains the fd and uses it

for new files.

Includes xilmfs.h

int **mfs\_dir\_read**(int fd, char \*\*filename,

int \*filesize,int \*filetype)

Parameters fd is the file descriptor return by open; passed to this function by

caller.

filename is the pointer to file name at the current position in the

directory in MFS; this value is filled in by this function.

filesize is the pointer to a value filled in by this function: Size in bytes of filename, if it is a regular file; Number of directory entries if

filename is a directory.

filetype is the pointer to a value filled in by this function: MFS\_BLOCK\_TYPE\_FILE if filename is a regular file. MFS\_BLOCK\_TYPE\_DIR if filename is a directory.

Returns 1 on success.

0 on failure.

Description Read the current directory entry and advance the internal pointer to

the next directory entry. filename, filetype, and filesize are

pointers to values stored in the current directory entry.

Includes xilmfs.h

int **mfs\_file\_open**(char \*filename, int mode)

Parameters filename is the file to be opened.

mode is Read/Write or Create.

Returns The index of filename in the array of open files on success.

-1 on failure.

Description Open file filename with given mode. The function should be used for

files and not directories:

• MODE\_READ, no error checking is done (if file or directory).

• MODE\_CREATE creates a file and not a directory.

• MODE WRITE fails if the specified file is a DIR.

Includes xilmfs.h



int **mfs\_file\_read**(int fd, char \*buf, int buflen)

Parameters fd is the file descriptor return by open.

buf is the destination buffer for the read. buflen is the length of the buffer.

Number of bytes read on success.

0 on failure.

Description Read buflen number bytes and place it in buf.fd should be a

valid index in "open files" array, pointing to a file, not a directory. buf should be a pre-allocated buffer of size buflen or more. If fewer than buflen chars are available then only that many chars are read.

Includes xilmfs.h

Returns

int **mfs\_file\_write**(int fd, char \*buf, int buflen)

Parameters fd is the file descriptor return by open.

buf is the source buffer from where data is read.

buflen is the length of the buffer.

Returns 1 on success.

0 on failure.

Description Write buflen number of bytes from buf to the file. fd should be a

valid index in open\_files array. buf should be a pre-allocated buffer of

size buflen or more.

Caution! Writing to locations other than the end of the file is not

supported.

Using mfs\_file\_lseek() go to some other location in the file

then calling mfs\_file\_write() is not supported

Includes xilmfs.h

int mfs\_file\_close(int fd)

Parameters fd is the file descriptor return by open.

Returns 1 on success.

0 on failure.

Description Close the file pointed by fd. The file system regains the fd and uses

it for new files.

Includes xilmfs.h

Send Feedback July 6, 2011



long mfs\_file\_lseek(int fd, long offset, int whence)

Parameters fd is the file descriptor return by open.

offset is the number of bytes to seek.

whence is the file system dependent mode:

- MFS\_SEEK\_END, then offset can be either 0 or negative, otherwise offset is non-negative.
- MFS\_SEEK\_CURR, then offset is calculated from the current location.
- MFS\_SEEK\_SET, then offset is calculated from the start of the file.

Returns Returns offset from the beginning of the file to the current location on

success.

-1 on failure: the current location is not modified.

Description Seek to a given offset within the file at location fd in open files array.

Caution! It is an error to seek before beginning of file or after the end of

file.

**Caution!** Writing to locations other than the end of the file is not supported. Using the  $mfs\_file\_lseek()$  function or going to some other location in the file then calling  $mfs\_file\_write()$  is not

supported.

Includes xilmfs.h

# Utility Functions

The following subsections provide a summary and the descriptions of the utility functions that can be used along with the MFS. These functions are defined in  $mfs_filesys_util.c$  and are declared in xilmfs.h.

#### **Utility Function Summary**

The following list is a linked summary of the supported MFS Utility functions. Descriptions of the functions are provided after the summary table. You can click on a function in the summary list to go to the description.

int mfs\_ls(void)
int mfs\_ls\_r(int recurse)
int mfs\_cat(char\* filename)
int mfs\_copy\_stdin\_to\_file(char \*filename)
int mfs\_file\_copy(char \*from\_file, char \*to\_file)





#### **Utility Function Descriptions**

int mfs\_ls(void)

Parameters None.

Returns 1 on success.

0 on failure.

Description List contents of current directory on STDOUT.

Includes xilmfs.h

int **mfs\_ls\_r**(int recurse)

Parameters recurse controls the amount of recursion:

• 0 lists the contents of the current directory and stop.

 > 0 lists the contents of the current directory and any subdirectories up to a depth of recurse.

• = -1 completes recursive directory listing with no limit on recursion depth.

Returns 1 on success.

0 on failure.

Description List contents of current directory on STDOUT.

Includes xilmfs.h

int mfs\_cat(char\* filename)

Parameters *filename* is the file to be displayed.

Returns 1 on success.

0 on failure.

Description Print the file to STDOUT.

Includes xilmfs.h

int mfs\_copy\_stdin\_to\_file(char \*filename)

Parameters *filename* is the destination file.

Returns 1 on success.

0 on failure.

Description Copy from STDIN to named file. An end-of-file (EOF) character should be sent

from STDIN to allow the function to return 1.

Includes xilmfs.h

Send Feedback July 6, 2011



int mfs\_file\_copy(char \*from\_file, char \*to\_file)

Parameters *from\_file* is the source file.

to file is the destination file.

Returns 1 on success.

0 on failure.

Description Copy from\_file to to\_file. Copy fails if to\_file already exists or either

from or to location cannot be opened.

Includes xilmfs.h

### Additional Utilities

The mfsgen program is provided along with the MFS library. You can use mfsgen to create an MFS memory image on a host system that can be subsequently downloaded to the embedded system memory. The mfsgen links to LibXil MFS and is compiled to run on the host machine rather than the target MicroBlaze™ or PowerPC® processor system. Conceptually, this is similar to the familiar zip or tar programs.

An entire directory hierarchy on the host system can be copied to a local MFS file image using mfsgen. This file image can then be downloaded on to the memory of the embedded system for creating a pre-loaded file system.

Test programs are included to illustrate this process. For more information, see the readme.txt file in the utils sub-directory.

Usage: mfsgen -{c filelist|t|x} vsb num\_blocks f mfs\_filename

Specify exactly one of c, t, or x modes

c: creates an mfs file system image using the list of files specified on the command line (directories specified in this list are traversed recursively).

t: lists the files in the mfs file system image

x: extracts the mfs file system from image to host file system

v: is verbose mode

s: switches endianness

b: lists the number of blocks (num\_blocks) which should be more than 2

- If the b option is specified, the num\_blocks value should be specified
- If the b option is omitted, the default value of num\_blocks is 5000
- The b option is meaningful only when used in conjunction with the c option

f: specify the host file name (mfs\_filename) where the mfs file system image is stored

- If the f option is specified, the mfs filename should be specified
- If the f option is omitted, the default file name is filesystem.mfs



# **Libgen Customization**

A memory file system can be integrated with a system using the following snippet in the Microprocessor Software Specification (MSS) file.

```
BEGIN LIBRARY

parameter LIBRARY_NAME = xilmfs

parameter LIBRARY_VER = 1.00.a

parameter numbytes= 50000

parameter base_address = 0xffe00000

parameter init_type = MFSINIT_NEW

parameter need_utils = false
```

The memory file system must be instantiated with the name **xilmfs**. The following table lists the attributes used by Libgen.

Table 1: Attributes for Including Memory File System

| Attributes   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| numbytes     | Number of bytes allocated for file system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| base_address | Starting address for file system memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| init_type    | <ul> <li>Options are:</li> <li>MFSINIT_NEW (default) creates a new, empty file system.</li> <li>MFSINIT_ROM_IMAGE creates a file system based on a pre-loaded memory image loaded in memory of size numbytes at starting address base_address.         This memory is considered read-only and modification of the file system is not allowed.     </li> <li>MFS_INIT_IMAGE is similar to the previous option except that the file system can be modified, and the memory is readable and writable.</li> </ul> |
| need_utils   | true or false (default = false)  If true, this causes stdio.h to be included from mfs_config.h.  The functions described in "Utility Functions," page 7 require that you have defined stdin or stdout.  Setting the need_utils to true causes stdio.h to be included.  Caution! The underlying software and hardware platforms must support stdin and stdout peripherals for these utility functions to compile and link correctly.                                                                            |

Send Feedback July 6, 2011



# IwIP 1.4.0 Library (v1.06.a)

UG650 October 23, 2013

#### Overview

The lwIP is an open source TCP/IP protocol suite available under the BSD license. The lwIP is a standalone stack; there are no operating systems dependencies, although it can be used along with operating systems. The lwIP provides two A05PIs for use by applications:

- RAW API: Provides access to the core lwIP stack.
- Socket API: Provides a BSD sockets style interface to the stack.

The 140\_v1\_06\_a is an SDK library that is built on the open source lwIP library version 1.4.0. The lwip140\_v1\_06\_a library provides adapters for the Ethernetlite (xps\_ethernetlite, axi\_ethernetlite), the TEMAC (xps\_II\_temac, axi\_ethernet), and the Gigabit Ethernet controller and MAC (GigE) cores. The library can run on MicroBlaze™, PowerPC® 405, PowerPC 440, and ARM Cortex-A9 processors. The Ethernetlite and TEMAC cores apply for MicroBlaze and PowerPC systems. The Gigabit Ethernet controller and MAC (GigE) core is applicable only for ARM Cortex-A9 system (Zynq®-7000 processor devices).

#### **Features**

The lwIP provides support for the following protocols:

- Internet Protocol (IP)
- Internet Control Message Protocol (ICMP)
- User Datagram Protocol (UDP)
- TCP (Transmission Control Protocol (TCP)
- Address Resolution Protocol (ARP)
- Dynamic Host Configuration Protocol (DHCP)
- Internet Group Message Protocol (IGMP)

# Additional Resources

- lwIP wiki: http://lwip.scribblewiki.com
- Xilinx® lwIP designs and application examples: http://www.xilinx.com/support/documentation/application\_notes/xapp1026.pdf
- IwIP examples using RAW and Socket APIs: http://savannah.nongnu.org/projects/lwip/
- FreeRTOS Port for Zynq is available for download from the FreeRTOS website: <a href="http://www.freertos.org/Interactive\_Frames/Open\_Frames.html?http://interactive.freertos.org/forums">http://www.freertos.org/Interactive\_Frames/Open\_Frames.html?http://interactive.freertos.org/forums</a>



#### **Using IwIP**

The following sections detail the hardware and software steps for using lwIP for networking. The key steps are:

- Creating a hardware system containing the processor, ethernet core, and a timer. The timer and ethernet interrupts must be connected to the processor using an interrupt controller.
- 2. Configuring 140\_v1\_06\_a to be a part of the software platform. For operating with lwIP socket API, the Xilkernel library or FreeRTOS BSP is a prerequisite. See the Note below.

**Note:** The Xilkernel library is available only for MicroBlaze and PowerPC systems. For Cortex-A9 based systems (Zynq), there is no support for Xilkernel. Instead, use FreeRTOS. A FreeRTOS BSP is available for Zynq systems and must be included for using lwIP socket API. The FreeRTOS BSP for Zynq is available for download from:

http://www.freertos.org/Interactive\_Frames/Open\_Frames.html?http://interactive.freertos.org/forums

# Setting up the Hardware System

This section describes the hardware configurations supported by lwIP. The key components of the hardware system include:

- Processor: Either a PowerPC (405 or 440), a MicroBlaze, or a Cortex-A9 processor. The Cortex-A9 processor applies to Zynq systems.
- MAC: LwIP supports xps\_ethernetlite, axi\_ethernetlite, xps\_II\_temac, axi\_ethernet, and Gigabit Ethernet controller and MAC (GigE) cores.
- Timer: to maintain TCP timers, lwIP raw API based applications require that certain functions are called at periodic intervals by the application. An application can do this by registering an interrupt handler with a timer.
- DMA: For xps-II-temac or axi\_ethernet based systems, the xps-II-temac or the
  axi\_ethernet cores can be configured with a soft DMA engine or a fifo interface. For GigEbased Zynq systems, there is a built-in DMA and so no extra configuration is needed.
  Same applies to xps\_ethernetlite and axi\_ethernetlite based systems, which have their
  built-in buffer management provisions.

The following figure shows a system architecture in which the system is using an xps\_ethernetlite core.

The system has a processor connected to a Multi-Port Memory Controller (MPMC) with the other required peripherals (timer and ethernetlite) on the PLB v4.6 bus. Interrupts from both the timer and the ethernetlite are required, so interrupts are connected to the interrupt controller.

Figure 1 illustrates a system architecture using the xps\_ethernetlite core.



Figure 1: System Architecture using xps\_ethernetlite Core

Send Feedback



When using TEMAC, the system architecture changes depending on whether DMA is required. If DMA is required, a fourth port (of type SDMA), which provides direct connection between the TEMAC (xps\_ll\_temac) and the memory controller (MPMC), is added to the memory controller. Figure 2 shows this system architecture.



Figure 2: System Architecture using xps\_II\_temac Core (with DMA)

**Note:** There are four interrupts that are necessary in this case: a timer interrupt, a TEMAC interrupt, and the SDMA RX and TX interrupts. The SDMA interrupts are from the Multi-Port Memory Controller (MPMC) SDMA Personality Interface Module (PIM). Refer to the *Multi-Port Memory Controller (MPMC) Data Sheet (DS643)* for more information.

If the TEMAC is used without DMA, a FIFO ( $xps_ll_fifo$ ) is used to interface to the TEMAC. The system architecture in this case is shown in Figure 3.



Figure 3: System Architecture using TEMAC with xps II fifo (without DMA)

Send Feedback

Figure 4 shows a sample system architecture with a Spartan®-6 device utilizing the axi ethernet core with DMA.



Figure 4: System Architecture using axi ethernet core with DMA

# Setting up the Software System

To use IwIP in a software application, you must first compile the IwIP library as part of software application.

To move the hardware design to SDK, you must first export it from the Hardware Tools.

- 1. Select Project > Export Hardware Design to SDK.
- On the Export to SDK dialog box that opens, click Export & Launch SDK.
   XPS exports the design to SDK. SDK opens and prompts you to create a workspace.

After SDK opens with hw\_platform already present in the Project Explorer, compile the lwIP library:

- Select File > New > Xilinx Board Support Package.
   The New Board Support Package window opens.
- 2. Give the project a name and select a location for it. Select XilKernel, Standalone, or FreeRTOS, and click **Finish**.

**Note:** For Zynq there is no option for XilKernel. FreeRTOS must be used for Zynq. The FreeRTOS BSP for Zynq is available for download from: http://www.freertos.org/Interactive\_Frames/Open\_Frames.html?http://interactive.freertos.org/forums

Follow the steps provided in the pdf document provided with the port to use the FreeRTOS BSP.

The Board Support Package Settings window opens.

- 3. Select the lwip140 library with version 1.06.a.
  - On the left side of the SDK window, lwip140 appears in the list of libraries to be compiled.
- 4. Select lwip140 in the Project Explorer tab. The configuration options for lwIP are listed. Configure the lwIP and click **OK**.

The board support package automatically builds with IwIP included in it.



#### **Configuring IwIP Options**

The lwIP provides configurable parameters. The values for these parameters can be changed in SDK. There are two major categories of configurable options:

- Xilinx Adapter to lwIP options: These control the settings used by Xilinx adapters for the ethernet cores.
- Base lwIP options: These options are part of lwIP library itself, and include parameters for TCP, UDP, IP and other protocols supported by lwIP.

The following sections describe the available IwIP configurable options.

#### **Customizing IwIP API Mode**

The 140\_v1\_06\_a supports both raw API and socket API:

- The raw API is customized for high performance and lower memory overhead. The limitation of raw API is that it is callback-based, and consequently does not provide portability to other TCP stacks.
- The socket API provides a BSD socket-style interface and is very portable; however, this
  mode is not as efficient as raw API mode in performance and memory requirements.

The 140\_v1\_06\_aalso provides the ability to set the priority on TCP/IP and other lwIP application threads. Table 1 provides lwIP library API modes.

Table 1: API Mode Options and Descriptions

| Attribute/Options                          | Description                                                                                                                                                                                                                                                                                                                                | Туре    | Default                                        |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------|
| <pre>api_mode {RAW_API   SOCKET_API}</pre> | The lwIP library mode of operation.                                                                                                                                                                                                                                                                                                        | enum    | RAW_API                                        |
| socket_mode_thread_prio                    | Priority of IwIP TCP/IP thread and all IwIP application threads.  This setting applies only when Xilkernel is used in                                                                                                                                                                                                                      | integer | 1                                              |
|                                            | priority mode.                                                                                                                                                                                                                                                                                                                             |         |                                                |
|                                            | It is recommended that all threads using IwIP run at the same priority level.                                                                                                                                                                                                                                                              |         |                                                |
|                                            | <b>Note:</b> For GigE based Zynq-7000 systems using FreeRTOS, appropriate priority should be set. The default priority of 1 will not give the expected behavior.                                                                                                                                                                           |         |                                                |
|                                            | For FreeRTOS (Zynq-700 systems), all internal lwIP tasks (except the main TCP/IP task) are created with the priority level set for this attribute. The TCP/IP task is given a higher priority than other tasks for improved performance. The typical TCP/IP task priority is 1 more than the priority set for this attribute for FreeRTOS. |         |                                                |
| use_axieth_on_zynq                         | In the event that the AxiEthernet soft IP is used on a Zynq-7000 device.                                                                                                                                                                                                                                                                   | integer | 0 = Use Zynq-7000 PS-<br>based GigE controller |
|                                            | This option ensures that the GigE on the Zynq-7000 PS (EmacPs) is not enabled and the device uses the AxiEthernet soft IP for Ethernet traffic.                                                                                                                                                                                            |         | 1= User AxiEhternet.                           |
|                                            | <b>Note:</b> The existing Xilinx-provided lwIP adapters are not tested for multiple MACs.                                                                                                                                                                                                                                                  |         |                                                |





### **Configuring Xilinx Adapter Options**

The Xilinx adapters for EMAC/GigE cores are configurable.

#### **Ethernetlite Adapter Options**

Table 2 provides the configuration parameters for the xps\_ethernetlite adapter.

Table 2: xps\_ethernetlite Adapter Options

| Attribute       | Description                                                                   | Туре    | Default |
|-----------------|-------------------------------------------------------------------------------|---------|---------|
| sw_rx_fifo_size | Software Buffer Size in bytes of the receive data between EMAC and processor  | integer | 8192    |
| sw_tx_fifo_size | Software Buffer Size in bytes of the transmit data between processor and EMAC | integer | 8192    |

#### **TEMAC Adapter Options**

Table 3 provides the configuration parameters for the xps\_II\_temac, axi\_ethernet and GigE adapters.

Table 3: xps\_ll\_temac/axi\_Ethernet/GigE Adapter

| Attribute                 | Default | Туре    | Description                                                                                                                                                                                                                       |
|---------------------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| n_tx_descriptors          | 64      | integer | Number of Tx descriptors to be used. For high performance systems there might be a need to use a higher value for this.                                                                                                           |
| n_rx_descriptors          | 64      | integer | Number of Rx descriptors to be used. For high performance systems there might be a need to use a higher value for this. Typical values are 128 and 256.                                                                           |
| n_tx_coalesce             | 1       | integer | Setting for Tx interrupt coalescing <sup>1</sup>                                                                                                                                                                                  |
| n_rx_coalesce             | 1       | integer | Setting for Rx interrupt coalescing <sup>1</sup>                                                                                                                                                                                  |
| tcp_rx_checksum_offload   | false   | boolean | Offload TCP Receive checksum calculation (hardware support required). For GigE in Zynq, the TCP receive checksum offloading is always present, so this attribute does not apply.                                                  |
| tcp_tx_checksum_offload   | false   | boolean | Offload TCP Transmit checksum calculation (hardware support required). For GigE cores (for Zynq) the TCP transmit checksum offloading is always present, so this attribute does not apply.                                        |
| tcp_ip_rx_checksum_ofload | false   | boolean | Offload TCP and IP Receive checksum calculation (hardware support required).  Applicable only for AXI systems. For GigE in Zynq the TCP and IP receive checksum offloading is always present, so this attribute does not apply.   |
| tcp_ip_tx_checksum_ofload | false   | boolean | Offload TCP and IP Transmit checksum calculation (hardware support required).  Applicable only for AXI systems. For GigE in Zynq the TCP and IP transmit checksum offloading is always present, so this attribute does not apply. |



Table 3: xps\_II\_temac/axi\_Ethernet/GigE Adapter (Cont'd)

| phy_link_speed                          | enum  | CONFIG_<br>LINKSPEE<br>D_<br>AUTODETE<br>CT | Link speed as auto-negotiated by the PHY. IwIP configures the TEMAC/GigE for this speed setting. This setting must be correct for the TEMAC/GigE to transmit or receive packets.  *Note:* The CONFIG_LINKSPEED_ AUTODETECT setting attempts to detect the correct linkspeed by reading the PHY registers; however, this is PHY dependent, and has been tested with the Marvell PHYs present on Xilinx development boards. For other PHYs, select the correct speed. |
|-----------------------------------------|-------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| temac_use_jumbo_<br>frames_experimental | false | boolean                                     | Use TEMAC jumbo frames (with a size up to 9k bytes). If this option is selected, jumbo frames are allowed to be transmitted and received by the TEMAC.  For GigE in Zynq there is no support for jumbo frames, so this attribute does not apply.                                                                                                                                                                                                                    |

<sup>1.</sup> This setting is not applicable for GigE in Zynq.

### **Configuring Memory Options**

The lwIP stack provides different kinds of memories. Similarly, when the application uses socket mode, different memory options are used. All the configurable memory options are provided as a separate category. Default values work well unless application tuning is required.

The memory parameter options are provided in Table 4:

**Table 4: Memory Parameter Options** 

| Attribute                 | Default | Type    | Description                                                                                                                                                                                                                                                         |
|---------------------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mem_size                  | 131072  | Integer | Total size of the heap memory available, measured in bytes. For applications which use a lot of memory from heap (using C library malloc or lwIP routine mem_malloc or pbuf_alloc with PBUF_RAM option), this number should be made higher as per the requirements. |
| memp_n_pbuf               | 16      | Integer | The number of memp struct pbufs. If the application sends a lot of data out of ROM (or other static memory), this should be set high.                                                                                                                               |
| memp_n_udp_pcb            | 4       | Integer | The number of UDP protocol control blocks. One per active UDP connection.                                                                                                                                                                                           |
| memp_n_tcp_pcb            | 32      | Integer | The number of simultaneously active TCP connections.                                                                                                                                                                                                                |
| memp_n_tcp_pcb_<br>listen | 8       | Integer | The number of listening TC connections.                                                                                                                                                                                                                             |
| memp_n_tcp_seg            | 256     | Integer | The number of simultaneously queued TCP segments.                                                                                                                                                                                                                   |
| memp_n_sys_timeout        | 8       | Integer | Number of simultaneously active timeouts.                                                                                                                                                                                                                           |
| memp_num_netbuf           | 8       | Integer | Number of allowed structure instances of type netbufs. Applicable only in socket mode.                                                                                                                                                                              |
| memp_num_netconn          | 16      | Integer | Number of allowed structure instances of type netconns. Applicable only in socket mode.                                                                                                                                                                             |
| memp_num_api_msg          | 16      | Integer | Number of allowed structure instances of type api_msg. Applicable only in socket mode.                                                                                                                                                                              |
| memp_num_tcpip_msg        | 64      | Integer | Number of TCPIP msg structures (socket mode only).                                                                                                                                                                                                                  |

**Note:** Because Sockets Mode support uses Xilkernel services, the number of semaphores chosen in the Xilkernel configuration must take the value set for the <a href="mailto:memp\_num\_netbuf">memp\_num\_netbuf</a> parameter into account. For FreeRTOS BSP there is no setting for the maximum number of semaphores. For FreeRTOS, you can create semaphores as long as memory is available.





#### **Configuring Packet Buffer (Pbuf) Memory Options**

Packet buffers (Pbufs) carry packets across various layers of the TCP/IP stack. The following are the pbuf memory options provided by the lwIP stack. Default values work well unless application tuning is required.

Table 5 provides the parameters for the Pbuf memory options:

Table 5: Pbuf Memory Options Configuration Parameters

| Attribute         | Default | Туре    | Description                                                                                                                                                             |
|-------------------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pbuf_pool_size    | 256     | Integer | Number of buffers in pbuf pool. For high performance systems, you might consider increasing the pbuf pool size to a higher value, such as 512.                          |
| pbuf_pool_bufsize | 1700    | Integer | Size of each pbuf in pbuf pool. For systems that support jumbo frames, you might consider using a pbuf pool buffer size that is more than the maximum jumbo frame size. |
| pbuf_link_hlen    | 16      | Integer | Number of bytes that should be allocated for a link level header.                                                                                                       |

# **Configuring ARP Options**

Table 6 provides the parameters for the ARP options. Default values work well unless application tuning is required.

Table 6: ARP Options Configuration Parameters

| Attribute      | Default | Туре    | Description                                                                                                            |
|----------------|---------|---------|------------------------------------------------------------------------------------------------------------------------|
| arp_table_size | 10      | Integer | Number of active hardware address IP address pairs cached.                                                             |
| arp_queueing   | 1       | Integer | If enabled outgoing packets are queued during hardware address resolution. This attribute can have two values: 0 or 1. |

### **Configuring IP Options**

Table 7 provides the IP parameter options. Default values work well unless application tuning is required.

**Table 7: IP Configuration Parameter Options** 

| Attribute          | Default | Туре    | Description                                                                                                                                                                         |
|--------------------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ip_forward         | 0       | Integer | Set to 1 for enabling ability to forward IP packets across network interfaces. If running IwIP on a single network interface, set to 0. This attribute can have two values: 0 or 1. |
| ip_options         | 0       | Integer | When set to 1, IP options are allowed (but not parsed). When set to 0, all packets with IP options are dropped. This attribute can have two values: 0 or 1.                         |
| ip_reassembly      | 1       | Integer | Reassemble incoming fragmented IP packets.                                                                                                                                          |
| ip_frag            | 1       | Integer | Fragment outgoing IP packets if their size exceeds MTU.                                                                                                                             |
| ip_reass_max_pbufs | 128     | Integer | Reassembly pbuf queue length.                                                                                                                                                       |

Send Feedback Send Feedback



9

Table 7: IP Configuration Parameter Options (Cont'd)

| Attribute       | Default | Туре    | Description                                                |
|-----------------|---------|---------|------------------------------------------------------------|
| ip_frag_max_mtu | 1500    | Integer | Assumed max MTU on any interface for IP fragmented buffer. |
| ip_default_ttl  | 255     | Integer | Global default TTL used by transport layers.               |

### **Configuring ICMP Options**

Table 8 provides the parameter for ICMP protocol option. Default values work well unless application tuning is required.

Table 8: ICMP Configuration Parameter Option

| Attribute | Default | Туре    | Description                                                                             |
|-----------|---------|---------|-----------------------------------------------------------------------------------------|
| icmp_ttl  | 255     | Integer | ICMP TTL value. For GigE cores (for Zynq) there is no support for ICMP in the hardware. |

### **Configuring IGMP Options**

The IGMP protocol is supported by IwIP stack. When set true, the following option enables the IGMP protocol.

Table 9: IGMP Configuration Parameter Option

| Attribute    | Default | Туре    | Description                       |
|--------------|---------|---------|-----------------------------------|
| imgp_options | false   | Boolean | Specify whether IGMP is required. |

# **Configuring UDP Options**

Table 10 provides UDP protocol options. Default values work well unless application tuning is required.

**Table 10: UDP Configuration Parameter Options** 

| Attribute | Default | Туре    | Description                      |
|-----------|---------|---------|----------------------------------|
| lwip_udp  | true    | Boolean | Specify whether UDP is required. |
| udp_ttl   | 255     | Integer | UDP TTL value.                   |

# **Configuring TCP Options**

Table 11 provides the TCP protocol options. Default values work well unless application tuning is required.

**Table 11: TCP Options Configuration Parameters** 

| Attribute     | Default | Туре    | Description                           |
|---------------|---------|---------|---------------------------------------|
| lwip_tcp      | true    | Boolean | Require TCP.                          |
| tcp_ttl       | 255     | Integer | TCP TTL value.                        |
| tcp_wnd       | 2048    | Integer | TCP Window size in bytes.             |
| tcp_maxrtx    | 12      | Integer | TCP Maximum retransmission value.     |
| tcp_synmaxrtx | 4       | Integer | TCP Maximum SYN retransmission value. |



Table 11: TCP Options Configuration Parameters (Cont'd)

| Attribute       | Default | Туре    | Description                                                                       |
|-----------------|---------|---------|-----------------------------------------------------------------------------------|
| tcp_queue_ooseq | 1       | Integer | Accept TCP queue segments out of order. Set to 0 if your device is low on memory. |
| tcp_mss         | 1460    | Integer | TCP Maximum segment size.                                                         |
| tcp_snd_buf     | 8192    | Integer | TCP sender buffer space in bytes.                                                 |

#### **Configuring DHCP Options**

The DHCP protocol is supported by lwIP stack. Table 12 provides DHCP protocol options. Default values work well unless application tuning is required.

Table 12: DHCP Options Configuration Parameters

| Attribute           | Default | Туре    | Description                                      |
|---------------------|---------|---------|--------------------------------------------------|
| lwip_dhcp           | false   | Boolean | Specify whether DHCP is required.                |
| dhcp_does_arp_check | false   | Boolean | Specify whether ARP checks on offered addresses. |

### **Configuring the Stats Option**

lwIP stack has been written to collect statistics, such as the number of connections used; amount of memory used; and number of semaphores used, for the application. The library provides the  $stats\_display()$  API to dump out the statistics relevant to the context in which the call is used. The stats option can be turned on to enable the statistics information to be collected and displayed when the  $stats\_display$  API is called from user code. Use the following option to enable collecting the stats information for the application.

Table 13: Statistics Option Configuration Parameters

| Attribute  | Description             | Туре | Default |
|------------|-------------------------|------|---------|
| lwip_stats | Turn on IwIP Statistics | int  | 0       |

## **Configuring the Debug Option**

IwIP provides debug information. Table 14 lists all available options.

Table 14: Debug Option Configuration Parameters

| Attribute   | Default | Туре    | Description                                    |
|-------------|---------|---------|------------------------------------------------|
| lwip_debug  | false   | Boolean | Turn on/off lwIP debugging.                    |
| ip_debug    | false   | Boolean | Turn on/off IP layer debugging.                |
| tcp_debug   | false   | Boolean | Turn on/off TCP layer debugging.               |
| udp_debug   | false   | Boolean | Turn on/off UDP layer debugging.               |
| icmp_debug  | false   | Boolean | Turn on/off ICMP protocol debugging.           |
| igmp_debug  | false   | Boolean | Turn on/off IGMP protocol debugging.           |
| netif_debug | false   | Boolean | Turn on/off network interface layer debugging. |
| sys_debug   | false   | Boolean | Turn on/off sys arch layer debugging.          |
| pbuf_debug  | false   | Boolean | Turn on/off pbuf layer debugging               |

Send Feedback Send Feedback



#### **Software APIs**

The lwIP library provides two different APIs: RAW mode and Socket mode.

#### Raw API

The Raw API is callback based. Applications obtain access directly into the TCP stack and vice-versa. As a result, there is no extra socket layer, and using the Raw API provides excellent performance at the price of compatibility with other TCP stacks.

#### Xilinx Adapter Requirements when using RAW API

In addition to the IwIP RAW API, the Xilinx adapters provide the <code>xemacif\_input</code> utility function for receiving packets. This function must be called at frequent intervals to move the received packets from the interrupt handlers to the IwIP stack. Depending on the type of packet received, IwIP then calls registered application callbacks.

#### Raw API File

The \$XILINX\_SDK/sw/ThirdParty/sw\_services/140\_v1\_06\_a/src/lwip-1.4.0/doc/rawapi.txt file describes the lwIP Raw API.

#### Socket API

The lwIP socket API provides a BSD socket-style API to programs. This API provides an execution model that is a blocking, open-read-write-close paradigm.

#### Xilinx Adapter Requirements when using Socket API

Applications using the Socket API with Xilinx adapters need to spawn a separate thread called <code>xemacif\_input\_thread</code>. This thread takes care of moving received packets from the interrupt handlers to the <code>tcpip\_thread</code> of the lwIP. Application threads that use lwIP must be created using the lwIP <code>sys\_thread\_new</code> API. Internally, this function makes use of the appropriate thread or task creation routines provided by XilKernel or FreeRTOS.

#### Xilkernel/FreeRTOS scheduling policy when using Socket API

IwIP in socket mode requires the use of the Xilkernel or FreeRTOS, which provides two policies for thread scheduling: round-robin and priority based:

There are no special requirements when round-robin scheduling policy is used because all threads or tasks with same priority receive the same time quanta. This quanta is fixed by the RTOS (Xilkernel or FreeRTOS) being used.

With priority scheduling, care must be taken to ensure that lwIP threads or tasks are not starved. For Xilkernel, lwIP internally launches all threads at the priority level specified in <code>socket\_mode\_thread\_prio</code>. For FreeRTOS, lwIP internally launches all tasks except the main TCP/IP task at the priority specified in <code>socket\_mode\_thread\_prio</code>. The TCP/IP task in FreeRTOS is launched with a higher priority (one more than priority set in <code>socket\_mode\_thread\_prio</code>). In addition, application threads must launch <code>xemacif\_input\_thread</code>. The priorities of both <code>xemacif\_input\_thread</code>, and the lwIP internal threads (<code>socket\_mode\_thread\_prio</code>) must be high enough in relation to the other application threads so that they are not starved.





#### **Using Xilinx Adapter Helper Functions**

The Xilinx adapters provide the following helper functions to simplify the use of the IwIP APIs.

```
void lwip_init()
```

This function provides a single initialization function for the lwIP data structures. This replaces specific calls to initialize stats, system, memory, pbufs, ARP, IP, UDP, and TCP layers.

```
struct netif *xemac_add (struct netif *netif, struct
  ip_addr *ipaddr, struct ip_addr *netmask, struct
  ip_addr *gw, unsigned char *mac_ethernet_address
  unsigned mac_baseaddr)
```

The xemac\_add function provides a unified interface to add any Xilinx EMAC IP as well as GigE core. This function is a wrapper around the lwIP  $netif_add$  function that initializes the network interface 'netif' given its IP address ipaddr, netmask, the IP address of the gateway, gw, the 6 byte ethernet address  $mac_ethernet_address$ , and the base address,  $mac_ethernet_address$ , of the  $tps_ethernet_ite$  or  $tps_ite$  and  $tps_ethernet_address$ .

```
void xemacif_input(struct netif *netif)
```

#### (RAW mode only)

The Xilinx IwIP adapters work in interrupt mode. The receive interrupt handlers move the packet data from the EMAC/GigE and store them in a queue. The <code>xemacif\_input</code> function takes those packets from the queue, and passes them to IwIP; consequently, this function is required for IwIP operation in RAW mode. The following is a sample IwIP application in RAW mode.

The program is notified of the received data through callbacks.

```
void xemacif_input_thread(struct netif *netif)
(Socket mode only)
```

In the socket mode, the application thread must launch a separate thread to receive the input packets. This performs the same work as the RAW mode function, <code>xemacif\_input</code>, except that it resides in its own separate thread; consequently, any lwIP socket mode application is required to have code similar to the following in its main thread:

```
sys_thread_new("xemacif_input_thread",
xemacif_input_thread, netif, THREAD_STACK_SIZE, DEFAULT_THREAD_PRIO);
```

The application can then continue launching separate threads for doing application specific tasks. The xemacif\_input\_thread receives data processed by the interrupt handlers, and passes them to the lwIP tcpip\_thread.

Send Feedback Send Feedback



void xemacpsif resetrx on no rxdata (struct netif \*netif)

(Used in both Raw and Socket mode and applicable only for the Zynq-7000 processor and GigE controller)

There is an errata on the GigE controller that is related to the Rx path. The errata describes conditions whereby the Rx path of GigE becomes completely unresponsive with heavy Rx traffic of small sized packets. The condition occurrence is rare; however a software reset of the Rx logic in the controller is required when such a condition occurs.

This API must be called periodically (approximately every 100 milliseconds using a timer or thread) from user applications to ensure that the Rx path never becomes unresponsive for more than 100 milliseconds.

# IwIP Performance

Table 15 provides the maximum TCP throughput achievable by FPGA, CPU, EMAC, and system frequency in RAW modes. Applications requiring high performance should use the RAW API.

Table 15: Library Performance

| FPGA    | CPU        | EMAC             | System<br>Frequency | Max TCP Throughput in RAW Mode |          |
|---------|------------|------------------|---------------------|--------------------------------|----------|
|         |            |                  |                     | Rx Side                        | Tx Side  |
| Virtex® | MicroBlaze | axi-ethernet     | 100 MHz             | 182 Mbps                       | 100 Mbps |
| Virtex  | MicroBlaze | xps-11-temac     | 100 MHz             | 178 Mbps                       | 100 Mbps |
| Virtex  | MicroBlaze | xps-ethernetlite | 100 MHz             | 50 Mbps                        | 38 Mbps  |

# Known Issues and Restrictions

The lwip 140\_v1\_06\_a does not support more than one TEMAC within a single  $xps_1l_temac$  instance. For example, lwip140\_v1\_06\_a does not support the TEMAC enabled by setting C\_TEMAC1\_ENABLED = 1 in  $xps_1l_temac$ .



#### **API Examples**

Sample applications using the RAW API and Socket API are available on the Xilinx website. This section provides pseudo code that illustrates the typical code structure.

#### **RAW API**

Applications using the RAW API are single threaded, and have the following broad structure:

```
int main()
{
         struct netif *netif, server_netif;
         struct ip_addr ipaddr, netmask, gw;
         /* the MAC address of the board.
         * This should be unique per board/PHY */
        unsigned char mac_ethernet_address[] =
            \{0x00, 0x0a, 0x35, 0x00, 0x01, 0x02\};
         lwip_init();
         /* Add network interface to the netif_list,
         * and set it as default */
         if (!xemac_add(netif, &ipaddr, &netmask,
            &gw, mac_ethernet_address,
            EMAC_BASEADDR)) {
            printf("Error adding N/W interface\n\r");
            return -1;
        }
        netif_set_default(netif);
         /* now enable interrupts */
        platform_enable_interrupts();
         /* specify that the network if is up */
        netif_set_up(netif);
         /* start the application, setup callbacks */
         start_application();
         /* receive and process packets */
        while (1) {
            xemacif_input(netif);
            /* application specific functionality */
            transfer_data();
        }
```

RAW API works primarily using asynchronously called Send and Receive callbacks.

#### Socket API

XilKernel-based applications in socket mode can specify a static list of threads that Xilkernel spawns on startup in the Xilkernel Software Platform Settings dialog box. Assuming that main\_thread() is a thread specified to be launched by XIlkernel, control reaches this first thread from application "main" after the Xilkernel schedule is started. In main\_thread, one more thread (network\_thread) is created to initialize the MAC layer.

For FreeRTOS (Zynq-7000 processor systems) based applications, once the control reaches application "main" routine, a task (can be termed as main\_thread) with an entry point function as main\_thread() is created before starting the scheduler. After the FreeRTOS scheduler starts, the control reaches main\_thread(), where the lwIP internal initialization happens. The application then creates one more thread (network\_thread) to initialize the MAC layer.



The following pseudo-code illustrates a typical socket mode program structure.

```
void network_thread(void *p)
{
         struct netif *netif;
         struct ip_addr ipaddr, netmask, gw;
         /* the MAC address of the board.
          * This should be unique per board/PHY */
         unsigned char mac_ethernet_address[] =
             \{0x00, 0x0a, 0x35, 0x00, 0x01, 0x02\};
         netif = &server_netif;
         /* initialize IP addresses to be used */
         IP4_ADDR(&ipaddr,192,168,1,10);
         IP4_ADDR(&netmask, 255, 255, 255, 0);
         IP4_ADDR(&gw, 192, 168, 1, 1);
         /* Add network interface to the netif_list,
          * and set it as default */
         if (!xemac_add(netif, &ipaddr, &netmask,
               &gw, mac_ethernet_address,
               EMAC_BASEADDR)) {
             printf("Error adding N/W interface\n\r");
             return;
        }
         netif_set_default(netif);
         /* specify that the network if is up */
         netif_set_up(netif);
         /* start packet receive thread
          - required for lwIP operation */
         sys_thread_new("xemacif_input_thread", xemacif_input_thread,
             THREAD_STACKSIZE, DEFAULT_THREAD_PRIO);
         /* now we can start application threads */
         /* start webserver thread (e.g.) */
         sys_thread_new("httpd" web_application_thread, 0,
               THREAD_STACKSIZE DEFAULT_THREAD_PRIO);
}
int main_thread()
{
         /* initialize lwIP before calling sys_thread_new */
         lwip_init();
         /* any thread using lwIP should be created using
          * sys_thread_new() */
         sys_thread_new("network_thread" network_thread, NULL,
               THREAD_STACKSIZE DEFAULT_THREAD_PRIO);
        return 0;
```





# LibXil Isf (v3.02.a)

UG652 June 19, 2013

# LibXil Isf Library Overview

#### The LibXil Isf library:

- Allows the user to Write, Read, and Erase the Serial Flash.
- Allows protection of the data stored in the Serial Flash from unwarranted modification by enabling the Sector Protection feature.
- Supports multiple instances of Serial Flash at a time, provided they are of the same device family (Atmel, Intel, STM, Winbond, SST, or Spansion) as the device family is selected at compile time.

**Note:** Spansion (S25FLXX) devices are not tested. Support for this family of devices is limited to the common commands supported by the other flash families.

- Allows the user application to perform Control operations on Intel, STM, Winbond, SST, and Spansion Serial Flash.
- Requires the underlying hardware platform to contain the xps\_spi, axi\_spi, axi\_quad\_spi, ps7\_spi, or ps7\_qspi device for accessing the Serial Flash.
- Uses the Xilinx<sup>®</sup> SPI interface drivers in interrupt-driven mode or polled mode for communicating with the Serial Flash. In interrupt mode, the user application must acknowledge any associated interrupts from the Interrupt Controller.
- Requires the user application to track status of initiated operations when in interrupt mode; the transfer is initiated and the control is given back to the user application.
- Added support in the library for SPI PS and QSPI PS. User needs to select one of the interfaces at compile time.

UG652 June 19, 2013 <u>www.xilinx.com</u> Send Feedback 1



# **Supported Devices**

Table 1 lists the supported Xilinx In-System Flash and external Serial Flash Memories.

Table 1: Xilinx In-System Flash and External Serial Flash Memories

| Device Series | Manufacturer                                                      |  |  |
|---------------|-------------------------------------------------------------------|--|--|
| AT45DB011D    |                                                                   |  |  |
| AT45DB021D    |                                                                   |  |  |
| AT45DB041D    |                                                                   |  |  |
| AT45DB081D    | Atmel                                                             |  |  |
| AT45DB161D    |                                                                   |  |  |
| AT45DB321D    |                                                                   |  |  |
| AT45DB642D    |                                                                   |  |  |
| S3316MBIT     |                                                                   |  |  |
| S3332MBIT     |                                                                   |  |  |
| S3364MBIT     |                                                                   |  |  |
| M25P05_A      |                                                                   |  |  |
| M25P10_A      |                                                                   |  |  |
| M25P20        |                                                                   |  |  |
| M25P40        | Intel <sup>/</sup> ST Microelectronics (STM)/Numonyx <sup>1</sup> |  |  |
| M25P80        |                                                                   |  |  |
| M25P16        |                                                                   |  |  |
| M25P32        |                                                                   |  |  |
| M25P64        |                                                                   |  |  |
| M25P128       |                                                                   |  |  |
| N25Q32        |                                                                   |  |  |
| N25Q64        |                                                                   |  |  |
| N25Q128       |                                                                   |  |  |
| W25Q16        |                                                                   |  |  |
| W25Q32        |                                                                   |  |  |
| W25Q64        |                                                                   |  |  |
| W25Q80        |                                                                   |  |  |
| W25Q128       |                                                                   |  |  |
| W25X10        | Winbond                                                           |  |  |
| W25X20        | WILLDONG                                                          |  |  |
| W25X40        |                                                                   |  |  |
| W25X80        |                                                                   |  |  |
| W25X16        |                                                                   |  |  |
| W25X32        |                                                                   |  |  |
| W25X64        |                                                                   |  |  |
| S25FL004      |                                                                   |  |  |
| S25FL008      |                                                                   |  |  |
| S25FL016      |                                                                   |  |  |
| S25FL032      | Spansion <sup>2</sup>                                             |  |  |
| S25FL064      |                                                                   |  |  |
| S25FL128      |                                                                   |  |  |
| S25FL129      |                                                                   |  |  |
| SST25WF080    | SST                                                               |  |  |

<sup>1.</sup> 

Send Feedback une 19, 2013

Intel and STM Serial Flash devices are now a part of Serial Flash devices provided by Numonyx. Spansion (S25FLXX) devices are not tested. Support for this family of devices is limited to the common commands supported by the other flash families.



## LibXil Isf Library APIs

This section provides a linked summary and detailed descriptions of the LibXil Isf library APIs.

#### **API Summary**

The following is a summary list of APIs provided by the LibXil Isf library. The list is linked to the API description. Click the API name to go to the description.

```
int XIsf_Initialize(XIsf *InstancePtr, XSpi *SpiInstPtr, u32 SlaveSelect, u8 *WritePtr)
int XIsf_GetStatus(XIsf *InstancePtr, u8 *ReadPtr)
int XIsf_GetStatusReg2(XIsf *InstancePtr, u8 *ReadPtr)
int XIsf_GetDeviceInfo(XIsf *InstancePtr, u8 *ReadPtr)
int XIsf_Read(XIsf *InstancePtr, XIsf_ReadOperation Operation, void *OpParamPtr)
int XIsf_Write(XIsf *InstancePtr, XIsf_WriteOperation Operation, void *OpParamPtr)
int XIsf_Erase(XIsf *InstancePtr, XIsf_EraseOperation Operation, u32 Address)
int XIsf_SectorProtect(XIsf *InstancePtr, XIsf_SpOperation Operation, u8 *BufferPtr)
int XIsf_WriteEnable(XIsf *InstancePtr, u8 WriteEnable)
int XIsf_Ioctl (XIsf *InstancePtr, XIsf_loctIOperation Operation)
int XIsf_SetSpiConfiguration(XIsf *InstancePtr, XIsf_Iface *SpiInstPtr, u32 Options, u8 PreScaler)
inline void XIsf_SetTransferMode(XIsf *InstancePtr, u8 Mode)
```



#### **LibXil Isf API Descriptions**

int XIsf\_Initialize(XIsf \*InstancePtr, XSpi \*SpiInstPtr,
 u32 SlaveSelect, u8 \*WritePtr)

#### **Parameters**

InstancePtr is a pointer to the XIsf instance.

SpiInstPtr is a pointer to the XSpi instance to be worked on.

SlaveSelect is a 32-bit mask with a 1 in the bit position of the slave being selected. Only one slave can be selected at a time.

WritePtr is a pointer to the buffer allocated by the user to be used by the Insystem and Serial Flash Library to perform any read/write operations on the Serial Flash device.

User applications must initialize the lsf library by passing the address of this buffer to the Initialization API.

For Write operations:

- A minimum of one byte and a maximum of ISF\_PAGE\_SIZE bytes can be written to the Serial Flash, through a single Write operation.
- The buffer size must be equal to the number of bytes to be written to the Serial Flash + XISF\_CMD\_MAX\_EXTRA\_BYTES, and must be large enough for use across the applications that use a common instance of the Serial Flash.

For Non Write operations:

• The buffer size must be equal to <code>XISF\_CMD\_MAX\_EXTRA\_BYTES</code>.

#### Returns

XST\_SUCCESS upon success.

 ${\tt XST\_DEVICE\_IS\_STOPPED}$  if the device must be started before transferring data.

XST\_FAILURE upon failure.

#### Description

The geometry of the underlying Serial Flash is determined by reading the Joint Electron Device Engineering Council (JEDEC) Device Information and the Serial Flash Status Register.

When called, this API initializes the SPI interface with default settings. With custom settings, the user should call  ${\tt XIsf\_SetSpiConfiguration}()$  before calling this API.

**Note:** The XIsf\_Initialize() API is a blocking call (for both polled mode and interrupt mode of the SPI driver). It reads the JEDEC information of the device and waits till the transfer is complete before checking if the information is valid.

Support multiple instances of Serial Flash at a time, provided they are of the same device family (either Atmel, Intel, STM, Winbond, or SST) as the device family is selected at compile time.

Includes

xilisf.h

Send Feedback June 19, 2013



int XIsf\_GetStatus(XIsf \*InstancePtr, u8 \*ReadPtr)

ReadPtr is a pointer to the memory where the Status Register

content is copied.

Returns XST\_SUCCESS upon success

XST\_FAILURE upon failure

Description Reads the Serial Flash Status Register.

**Note:** The status register content is stored at the second byte pointed by

the ReadPtr.

Includes xilisf.h

int XIsf\_GetStatusReg2(XIsf \*InstancePtr, u8 \*ReadPtr)

Parameters InstancePtr is a pointer to the XIsf instance.

ReadPtr is a pointer to the memory where the Status Register

content is copied.

Returns XST\_SUCCESS upon success

XST\_FAILURE upon failure

Description Reads the Serial Flash Status Register2. this API is valid only for

Windbond (W25QXX) flash devices.

Note: The status register content is stored at the second byte pointed by

the ReadPtr.

Includes xilisf.h

int XIsf\_GetDeviceInfo(XIsf \*InstancePtr, u8 \*ReadPtr)

Parameters InstancePtr is a pointer to the XIsf instance.

ReadPtr is a pointer to the memory where the Device information is

copied.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description Reads the JEDEC information of the Serial Flash.

**Note:** The Device information is stored at the second byte pointed by the

ReadPtr.

Includes xilisf.h



int XIsf\_Read(XIsf \*InstancePtr, XIsf\_ReadOperation
 Operation, void \*OpParamPtr)

**Parameters** 

InstancePtr is a pointer to the XIsf instance.

 ${\it Operation}$  is the type of the read operation to be performed on the Serial Flash.

The Operation options are:
XISF\_READ: Normal Read
XISF\_FAST\_READ: Fast Read

XISF\_PAGE\_TO\_BUF\_TRANS: Page to Buffer Transfer

XISF\_BUFFER\_READ: Buffer Read

XISF FAST BUFFER READ: Fast Buffer Read

XISF\_OTP\_READ: One Time Programmable Area (OTP) Read.

XISF\_DUAL\_OP\_FAST\_READ: Dual Output Fast Read

XISF\_DUAL\_IO\_FAST\_READ: Dual Input/Output Fast Read

XISF\_QUAD\_OP\_FAST\_READ: Quad Output Fast Read

XISF\_QUAD\_IO\_FAST\_READ: Quad Input/Output Fast Read

OpParamPtr is the pointer to structure variable which contains operational parameter of specified Operation. This parameter type is dependent on the type of Operation to be performed.

When specifying Normal Read (XISF\_READ), Fast Read (XISF\_FAST\_READ) and One Time Programmable Area Read(XISF\_OTP\_READ), Dual Output Fast Read

(XISF\_DUAL\_OP\_FAST\_READ), Dual Input/Output Fast Read (XISF\_DUAL\_IO\_FAST\_READ), Quad Output Fast Read (XISF\_QUAD\_OP\_FAST\_READ) and Quad Input/Output Fast Read (XISF\_QUAD\_IO\_FAST\_READ):

- OpParamPtr must be of type struct XIsf\_ReadParam.
- OpParamPtr->Address is the start address in the Serial Flash.
- OpParamPtr->ReadPtr is a pointer to the memory where the data read from the Serial Flash is stored.
- OpParamPtr->NumBytes is number of bytes to read.
- OpParamPtr->NumDummyBytes is the number of dummy bytes to be transmitted for the Read command. This parameter is only used in case of Dual and Quad reads.

Normal Read and Fast Read operations are supported for Atmel, Intel, STM, Winbond, SST, and Spansion Serial Flash. Dual and quad reads are supported for Winbond (W25QXX), Numonyx (N25QXX) and Spansion (S25FL129) quad flash. OTP Read operation is only supported in Intel Serial Flash.

When specifying Page To Buffer Transfer (XISF\_PAGE\_TO\_BUF\_TRANS):

- OpParamPtr must be of type struct XIsf FlashToBufTransferParam.
- OpParamPtr->BufferNum specifies the internal SRAM Buffer of the Serial Flash. The valid values are XISF\_PAGE\_BUFFER1 or XISF\_PAGE\_BUFFER2. XISF\_PAGE\_BUFFER2 is not valid in the case of AT45DB011D Flash as it contains a single buffer.
- OpParamPtr->Address is start address in the Serial Flash.

This operation is only supported in Atmel Serial Flash.



#### XIsf\_Read (continued)

**Parameters** 

When specifying Buffer Read (XISF\_BUFFER\_READ) and Fast Buffer Read (XISF\_FAST\_BUFFER\_READ):

- OpParamPtr must be of type struct XIsf\_BufferReadParam.
- OpParamPtr->BufferNum specifies the internal SRAM Buffer of the Serial Flash. The valid values are XISF\_PAGE\_BUFFER1 or XISF\_PAGE\_BUFFER2. XISF\_PAGE\_BUFFER2 is not valid in the case of AT45DB011D Flash as it contains a single buffer.
- OpParamPtr->ReadPtr is pointer to the memory where the data read from the SRAM buffer is to be stored.
- OpParamPtr->ByteOffset is byte offset in the SRAM buffer from where the first byte is read.
- OpParamPtr->NumBytes is the number of bytes to be read from the Buffer.

These operations are supported only in Atmel Serial Flash.

Returns

XST\_SUCCESS upon success.
XST\_FAILURE upon failure.

Description

Reads the data from the Serial Flash.

**Note:** Application must fill the structure elements of the third argument and pass its pointer by type casting it with void pointer.

The valid data is available from the fourth location pointed to by the ReadPtr for Normal Read and Buffer Read operations.

The valid data is available from the fifth location pointed to by the ReadPtr for Fast Read, Fast Buffer Read, and OTP Read operations.

The valid data is available from the (4 + NumDummyBytes) location pointed to by ReadPtr for Dual/Quad Read operations.

to by Redai er for Buan adda i

Includes xilisf.h



int XIsf\_Write(XIsf \*InstancePtr, XIsf\_WriteOperation
 Operation, void \*OpParamPtr)

#### **Parameters**

InstancePtr is a pointer to the XIsf instance.

Operation is the type of write operation to be performed on the Serial Flash.

The Operation options are:

- XISF\_WRITE: Normal Write
- XISF\_DUAL\_IP\_PAGE\_WRITE: Dual Input Fast Program
- XISF\_DUAL\_IP\_EXT\_PAGE\_WRITE: Dual Input Extended Fast Program
- XISF\_QUAD\_IP\_PAGE\_WRITE: Quad Input Fast Program
- XISF\_QUAD\_IP\_EXT\_PAGE\_WRITE: Quad Input Extended Fast Program
- XISF\_AUTO\_PAGE\_WRITE: Auto Page Write
- XISF BUFFER WRITE: Buffer Write
- XISF\_BUF\_TO\_PAGE\_WRITE\_WITH\_ERASE: Buffer to Page Transfer with Erase
- XISF\_BUF\_TO\_PAGE\_WRITE\_WITHOUT\_ERASE: Buffer to Page Transfer without Erase
- XISF\_WRITE\_STATUS\_REG: Status Register Write
- XISF\_WRITE\_STATUS\_REG2: 2 byte Status Register Write
- XISF\_OTP\_WRITE: OTP Write.

 ${\it OpParamPtr}$  is the pointer to a structure variable which contains operational parameters of specified operation.

This parameter type is dependant upon the value of first argument (Operation).

When specifying Normal Write (XISF\_WRITE): Dual Input Fast Program (XISF\_DUAL\_IP\_PAGE\_WRITE), Dual Input Extended Fast Program (XISF\_DUAL\_IP\_EXT\_PAGE\_WRITE), Quad Input Fast Program (XISF\_QUAD\_IP\_PAGE\_WRITE), Quad Input Extended Fast Program (XISF\_QUAD\_IP\_EXT\_PAGE\_WRITE):

- OpParamPtr must be of type struct XIsf\_WriteParam.
- OpParamPtr->Address is the start address in the Serial Flash.
- OpParamPtr->WritePtr is a pointer to the data to be written to the Serial Flash.
- OpParamPtr->NumBytes is the number of bytes to be written to the Serial Flash

This operation is supported for Atmel, Intel, STM, Winbond, and Spansion Serial Flash.

For SST, only normal write is applicable.

Send Feedback June 19, 2013



#### XIsf\_Write (continued)

**Parameters** 

When specifying the Auto Page Write (XISF\_AUTO\_PAGE\_WRITE):

 OpParamPtr must be of 32 bit unsigned integer variable. This is the address of page number in the Serial Flash which is to be refreshed.

This operation is only supported in Atmel Serial Flash.

When specifying the Buffer Write (XISF\_BUFFER\_WRITE):

- OpParamPtr must be of type struct XIsf\_BufferWriteParam.
- OpParamPtr->BufferNum specifies the internal SRAM Buffer of the Serial Flash. The valid values are XISF\_PAGE\_BUFFER1 or XISF\_PAGE\_BUFFER2.
   XISF\_PAGE\_BUFFER2 is not valid in the case of AT45DB011D Flash as it contains a single buffer.
- OpParamPtr->WritePtr is a pointer to the data to be written to the Serial Flash SRAM Buffer.
- OpParamPtr->ByteOffset is byte offset in the buffer from where the data is to be written.
- OpParamPtr->NumBytes is number of bytes to be written to the Buffer.

This operation is supported only for Atmel Serial Flash. When specifying Buffer To Memory Write With Erase (XISF\_BUF\_TO\_PAGE\_WRITE\_WITH\_ERASE) or Buffer To Memory Write Without Erase (XISF\_BUF\_TO\_PAGE\_WRITE\_WITHOUT\_ERASE):

- $\bullet \quad \textit{OpParamPtr} \; \textbf{must} \; \textbf{be} \; \textbf{of} \; \textbf{type} \; \textbf{struct} \; \textit{XIsf\_BufferToFlashWriteParam}.$
- OpParamPtr->BufferNum specifies the internal SRAM Buffer of the Serial Flash. The valid values are XISF\_PAGE\_BUFFER1 or XISF\_PAGE\_BUFFER2.
   XISF\_PAGE\_BUFFER2 is not valid in the case of AT45DB011D Flash as it contains a single buffer.
- OpParamPtr->Address is starting address in the Serial Flash memory from where the data is to be written.

These operations are only supported in Atmel Serial Flash.

When specifying Write Status Register (XISF\_WRITE\_STATUS\_REG), the <code>OpParamPtr</code> must be an 8-bit unsigned integer variable. This is the value to be written to the Status Register.

This operation is supported in Intel, STM, SST, and Winbond Serial Flash only.

When specifying Write 2 Byte Status Register (XISF\_WRITE\_STATUS\_REG2), the OpParamPtr must be of type (u8 \*) and should point to two 8 bit unsigned integer values. This is the value to be written to the 16 bit Status Register

Note: This operation is supported only in Winbond (W25QXX) Serial Flash.

When specifying One Time Programmable Area Write (XISF\_OTP\_WRITE):

- OpParamPtr must be of type struct XIsf\_WriteParam.
- OpParamPtr->Address is the address in the SRAM Buffer of the Serial Flash to which
  the data is to be written.
- OpParamPtr->WritePtr is a pointer to the data to be written to the Serial Flash.
- OpParamPtr->NumBytes should be set to 1 when performing OTPWrite operation.

This operation is only supported in Intel Serial Flash.

XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Writes data to the Serial Flash.

**Note:** Application must fill the structure elements of the third argument and pass its pointer by type casting it with void pointer.

For Intel, STM, Winbond, SST, and Spansion Serial Flash the user application must call the  $\texttt{XIsf\_WriteEnable}()$  API by passing  $\texttt{XISF\_WRITE\_ENABLE}$  as an argument before calling the  $\texttt{XIsf\_Write}()$  API.

Includes xilisf.h

Send Feedback

Returns

Description



int XIsf\_Erase(XIsf \*InstancePtr, XIsf\_EraseOperation
 Operation, u32 Address)

 ${\it Operation} \ is \ the \ type \ of \ Erase \ operation \ to \ be \ performed \ on \ the \ Serial$ 

Flash.

The different operations are

XISF\_PAGE\_ERASE: Page Erase
 XISF\_BLOCK\_ERASE: Block Erase
 XISF\_SECTOR\_ERASE: Sector Erase

XISF\_BULK\_ERASE: Bulk Erase
 Address is the address of the Page/Block/Sector to be erased. The

address can be either Page address, Block address or Sector address based on the Erase operation to be performed.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description Erases the contents of the specified memory in the Serial Flash.

Note: The erased bytes will read as 0xFF.

For Intel, STM, Winbond, and Spansion Serial Flash the user application must call  ${\tt XIsf\_WriteEnable()}$  API by passing  ${\tt XISf\_WRITE\_ENABLE}$ 

as an argument before calling the XIsf\_Erase() API.

Atmel, Intel, STM Winbond, Numonyx (N25QXX), and Spansion Serial

Flash devices support Sector/Block/Bulk Erase operations.

SST devices support all Erase commands.

Includes xilisf.h



int XIsf\_SectorProtect(XIsf \*InstancePtr, XIsf\_SpOperation

Operation, u8 \*BufferPtr)

Operation is the type of Sector Protect operation to be performed on the

Serial Flash.

The Operation options are

XISF\_SPR\_READ: Read Sector Protection Register
 XISF\_SPR\_WRITE: Write Sector Protection Register

XISF\_SPR\_ERASE: Erase Sector Protection Register

• XISF\_SP\_ENABLE: Enable Sector Protection

• XISF\_SP\_DISABLE: Disable Sector Protection

BufferPtr is a pointer to the memory where the SPR content is read to/written from. This argument can be NULL if the Operation is SprErase,

SpEnable and SpDisable.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description Performs Sector Protect operations.

**Note:** The SPR content is stored at the fourth location pointed by the

BufferPtr when performing XISF\_SPR\_READ operation.

For Intel, STM, Winbond, and Spansion Serial Flash devices the user application must call the XIsf\_WriteEnable() API by passing

XISF\_WRITE\_ENABLE as an argument, before calling the

XIsf\_SectorProtect() API, for Sector Protect Register Write

(XISF\_SPR\_WRITE) operation.

Atmel Flash supports all these Sector Protect operations.

Intel, STM, Winbond, and Spansion support only Sector Protect Read and

Sector Protect Write operations.

Includes xilisf.h

int XIsf\_WriteEnable(XIsf \*InstancePtr, u8 WriteEnable)

Parameters InstancePtr is a pointer to the XIsf instance.

WriteEnable specifies whether to enable (XISF\_CMD\_ENABLE\_WRITE)
or disable (XISF\_CMD\_DISABLE\_WRITE) the writes to the Serial Flash.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description Enables/Disables writes to the Intel, STM, Winbond, SST, and Spansion

Serial Flash.

Note: If this API is called for Atmel Flash, XST\_FAILURE is returned.

Includes xilisf.h



int XIsf\_Ioctl (XIsf \*InstancePtr, XIsf\_IoctlOperation
 Operation)

Parameters InstancePtr is a pointer to the XIsf instance.

 ${\it Operation}$  is the type of Control operation to be performed on the Serial

Flash.

The control Operations options are:

XISF\_RELEASE\_DPD: Release from Deep Power Down (DPD) Mode

• XISF\_ENTER\_DPD: Enter DPD Mode

• XISF\_CLEAR\_SR\_FAIL\_FLAGS: Clear the Status Register Fail Flags.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description This API configures and controls the Intel, STM, Winbond, and Spansion

Serial Flash.

Note: Atmel Serial Flash does not support any of these operations.

Intel Serial Flash support Enter/Release from DPD Mode and Clear Status

Register Fail Flags.

STM, Winbond, and Spansion Serial Flash support Enter/Release from DPD

Mode.

Winbond (W25QXX) supports Enable High performance mode.

Includes xilisf.h

int XIsf\_SetSpiConfiguration(XIsf \*InstancePtr, XIsf\_Iface

\*SpiInstPtr, u32 Options, u8 PreScaler)

*SpilnstPtr* is a pointer to the XIsf\_Iface instance to be worked on.

*Options* contains specified options to be set. *PreScaler* is the value of the clock prescaler to set.

Returns XST\_SUCCESS upon success.

XST\_FAILURE upon failure.

Description Sets the configuration of SPI. This API can be called before calling

XIsf\_Initialize() to operate the SPI interface in a mode other than the default

options mode.

PreScaler is only applicable to PS SPI/QSPI.

Includes xilisf.h

inline void XIsf\_SetTransferMode(XIsf \*InstancePtr, u8
 Mode)

This API sets the interrupt/polling mode of transfer.

Parameters InstancePtr is a pointer to the XIsf instance.

Mode is the value to be set.

Returns None.

Description By default, the xilisf library is designed to operate in polling mode. User needs to

call this API, if operating in Interrupt Mode.

Send Feedback June 19, 2013



# Libgen Customization

The LibXil Isf library can be integrated with a system using the following snippet in the Microprocessor Software Specification (MSS) file.

```
BEGIN LIBRARY

parameter LIBRARY_NAME = xilisf

parameter LIBRARY_VER = 3.02.a

parameter PROC_INSTANCE = microblaze_0

parameter serial_flash_family = 1

parameter serial_flash_interface = 1

END
```

#### Where:

- LIBRARY\_NAME—Is the library name (xilisf).
- LIBRARY\_VER—Is the library version (3.02.a).
- PROC\_INSTANCE—Is the processor instance (microblaze\_0|ppc405|ppc440 | ps7\_cortexa9\_0)
- serial\_flash\_family—Is a numerical value representing the serial flash family, where:
  - 1 = Xilinx In-system Flash or Atmel Serial Flash

www.xilinx.com

- 2 = Intel (Numonyx) S33 Serial Flash
- 3 = STM (Numonyx) M25PXX/N25QXX Serial Flash
- 4 = Winbond Serial Flash
- 5 = Spansion Serial Flash
- 6 = SST Serial Flash
- serial\_flash\_interface Is a numerical value representing the serial flash interface, where:
  - 1 = AXI SPI Interface
  - 2 = SPI PS Interface
  - 3 = QSPI PS Interface





# Additional Resources

- Spartan-3AN FPGA In-System Flash User Guide (UG333): http://www.xilinx.com/support/documentation/user\_guides/ug333.pdf
- Atmel Serial Flash Memory website (AT45XXXD): http://www.atmel.com/dyn/products/devices.asp?family\_id=616#1802
- Intel (Numonyx) S33 Serial Flash Memory website (S33): http://www.numonyx.com/Documents/Datasheets/314822\_S33\_Discrete\_DS.pdf
- STM (Numonyx) M25PXX Serial Flash Memory website (M25PXX): http://www.numonyx.com/en-US/MemoryProducts/NORserial/Pages/M25PTechnicalDocuments.aspx
- Winbond Serial Flash Page: http://www.winbond-usa.com/hq/enu/ProductAndSales/ProductLines/FlashMemory/SerialFlash/
- Spansion website: http://www.spansion.com/Support/Pages/DatasheetsIndex.aspx
- SST SST25WF080: http://www.sst.com/dotAsset/40369.pdf

# Revision History

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                              |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07/06/2011 | v2.03.a | ISE® Design Suite Release 13.2: Added explicit device numbers.                                                                                                                                                                                                                        |
| 10/19/2011 | v2.04.a | <ul> <li>ISE Design Suite Release 13.3:</li> <li>Added Spansion Serial Flash support.</li> <li>Added the requirement for axi_spi, or axi_quad_spi devices.</li> <li>APIs throughout the documents specify the inclusion of Spansion, and exceptions for Windbond (W25QXX).</li> </ul> |
| 07/25/2012 | v3.00.a | <ul> <li>ISE Design Suite Release 14.2:</li> <li>Updated to support interfaces SPI PS and QSPI PS.</li> <li>Added support to SST flash.</li> </ul>                                                                                                                                    |
| 03/20/2013 | v3.01.a | ISE Design Suite Release 14.5.                                                                                                                                                                                                                                                        |
| 06/19/2013 | v3.02.a | ISE Design Suite Release 14.6.                                                                                                                                                                                                                                                        |



# LibXil Flash (v3.04.a)

#### **Overview**

UG651 March 20, 2013

The XilFlash library provides read/write/erase/lock/unlock features to access a parallel flash device. Flash device family specific functionality are also supported by the library. This library requires the underlying hardware platform to contain the following:

• axi\_emc, xps\_mch\_emc, or similar core for accessing the flash.

This library implements the functionality for flash memory devices that conform to the "Common Flash Interface" (CFI) standard. CFI allows a single flash library to be used for an entire family of parts. This library supports Intel and AMD CFI compliant flash memory devices.

All the calls in the library are blocking in nature in that the control is returned back to user only after the current operation is completed successfully or an error is reported.

The following common APIs are supported for all flash devices:

- Initialize
- Read
- Write
- Erase
- Lock
- UnLock
- IsReady
- Reset
- Device specific control

You must call the "int XFlash\_Initialize (XFlash \*InstancePtr, u32 BaseAddress, u8 BusWidth, int IsPlatformFlash)" API before calling any other API in this library.

### XilFlash Library APIs

This section provides a linked summary and detailed descriptions of the LibXil Flash library APIs.

### **API Summary**

The following is a summary list of APIs provided by the LibXil Flash library. The list is linked to the API description. Click on the API name to go to the description.

int XFlash\_Initialize (XFlash \*InstancePtr, u32 BaseAddress, u8 BusWidth, int IsPlatformFlash) int XFlash\_Reset (XFlash \*InstancePtr) int XFlash\_Read (XFlash \*InstancePtr, u32 Offset, u32 Bytes, void \*DestPtr) int XFlash\_Write (XFlash \*InstancePtr, u32 Offset, u32Bytes, void \*SrcPtr) int XFlash\_Erase (XFlash \*InstancePtr, u32 Offset, u32 Bytes) int XFlash\_Lock (XFlash \*InstancePtr, u32 Offset, u32 Bytes) int XFlash\_UnLock (XFlash \*InstancePtr, u32 Offset, u32 Bytes) int XFlash\_DeviceControl (XFlash \*InstancePtr, u32 Command, DeviceControl \*Parameters) int XFlash\_IsReady (XFlash \*InstancePtr)

© 2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



### XilFlash Library API Descriptions

int XFlash\_Initialize (XFlash \*InstancePtr, u32
 BaseAddress, u8 BusWidth, int IsPlatformFlash)

Parameters InstancePtr is a pointer to XFlash Instance.

BaseAddress is the base address of the Flash memory. BusWidth is the total width of the Flash memory, in bytes.

IsPlatformFlash specifies whether the Flash memory is a Xilinx®

Platform Flash configuration memory device.

Returns XST SUCCESS if successful.

XFLASH\_PART\_NOT\_SUPPORTED if the command set algorithm or the layout is not supported by any flash family compiled into the system.

XFLASH\_CFI\_QUERY\_ERROR if the device would not enter the CFI query mode. Either device doesn't support CFI or unsupported part layout

exists or a hardware problem exists.

Description Initializes a specific XFlash Instance.

The initialization entails:

Issuing the CFI query command

Identifying the Flash family and layout from CFI data

Setting the default options for the instance

Setting up the VTable

 Initialize the Xilinx Platform Flash XL to Async mode if the user selects to use the Platform Flash XL. The Platform Flash XL is an

Intel CFI complaint device.

Includes xilflash.h

xilflash\_cfi.h xilflash\_intel.h xilflash\_amd.h

int XFlash\_Reset (XFlash \*InstancePtr)

Parameters InstancePtr is a pointer to XFlash Instance.

Returns XST\_SUCCESS if Successful.

XFLASH BUSY if the flash devices were in the middle of an

operation and could not be reset.

XFLASH\_ERROR if the device has experienced an internal error during the operation. XFlash\_DeviceControl() must be used to

access the cause of the device specific error condition.

Description Resets the flash device and places it in read mode.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash amd.h



int XFlash\_Read (XFlash \*InstancePtr, u32 Offset, u32
 Bytes, void \*DestPtr)

Offset is the offset into the devices address space from which to

read.

Bytes is the number of bytes to read.

DestPtr is the destination Address to copy data to.

Returns XST\_SUCCESS if successful.

XFLASH\_ADDRESS\_ERROR if the source address did not start

within the addressable areas of the device.

Description This API reads the data from the flash device and copies it into the

specified user buffer. The source and destination addresses can

be on any alignment supported by the processor.

Includes xilflash.h

xilflash\_cfi.h xilflash\_intel.h xilflash\_amd.h

int XFlash\_Write (XFlash \*InstancePtr, u32 Offset, u32Bytes, void \*SrcPtr)

Offset is the offset into the devices address space from which to

begin programming.

Bytes is the number of bytes to Program.

SrcPtr is the Source Address containing data to be programmed.

Returns XST\_SUCCESS if successful.

XFLASH\_ERROR if a write error has occurred. The error is usually device specific. Use XFlash\_DeviceControl() to retrieve specific error conditions. When this error is returned, it is possible that the target address range was only partially programmed.

Description Programs the flash device with the data specified in the user

buffer. The source and destination addresses must be aligned to

the width of the flash data bus.

If the processor supports unaligned access, then the source address does not need to be aligned to the flash width; however, this library is generic, and because some processors (such as MicroBlaze) do not support unaligned access, this API requires

that the source address be aligned.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h





Parameters InstancePtr is a pointer to XFlash Instance.

Offset is the offset into the devices address space from which to

begin erasure.

Bytes is the number of bytes to Erase.

Returns XST\_SUCCESS if successful.

XFLASH\_ADDRESS\_ERROR if the destination address range is not

completely within the addressable areas of the device.

Description This API erases the specified address range in the flash device.

The number of bytes to erase can be any number as long as it is

within the bounds of the devices.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h

Offset is the offset of the block address into the devices address

space which need to be locked.

Bytes is the number of bytes to be locked.

Returns XST\_SUCCESS if successful.

 ${\tt XFLASH\_ADDRESS\_ERROR} \ \ \text{if the destination address range is not}$ 

completely within the addressable areas of the device.

Description Locks a block in the flash device.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h



Offset is the offset of the block address into the devices address

space which need to be unlocked.

Bytes is the number of bytes to be unlocked.

Returns XST\_SUCCESS if successful.

XFLASH\_ADDRESS\_ERROR if the destination address range is not

completely within the addressable areas of the device.

Description Unlocks previously locked blocks that are locked.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h

int XFlash\_DeviceControl (XFlash \*InstancePtr, u32

Command, DeviceControl \*Parameters)

Parameters InstancePtr is a pointer to XFlash Instance.

Command is the device specific command to issue.

Parameters specifies the arguments passed to the device control

function.

Returns XST\_SUCCESS if successful.

XFLASH\_NOT\_SUPPORTED if the command is not supported by

the device.

Description Executes device specific commands.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h

int XFlash\_IsReady (XFlash \*InstancePtr)

Parameters InstancePtr is a pointer to XFlash instance.

Returns TRUE if the device has been initialized; otherwise, FALSE.

Description Checks the device readiness, signifying successful initialization.

Includes xilflash.h

xilflash\_cfi.h
xilflash\_intel.h
xilflash\_amd.h





## Libgen Customization

XilFlash Library can be integrated with a system using the following snippet in the Microprocessor Software Specification (MSS) file:

```
BEGIN LIBRARY

PARAMETER LIBRARY_NAME = xilflash

PARAMETER LIBRARY_VER = 3.04.a

PARAMETER PROC_INSTANCE = microblaze_0

PARAMETER ENABLE_INTEL = true

PARAMETER ENABLE_AMD = false

END
```

#### Where:

- LIBRARY\_NAME—Is the library name (xilflash).
- LIBRARY\_VER—Is the library version (3.04.a).
- PROC\_INSTANCE—Is the processor name (microblaze\_0 | ppc405 | ppc440).
- ENABLE\_INTEL—Enables or disables the Intel flash device family (true | false).
- ENABLE\_AMD—Enables or disables the AMD flash device family (true | false).

# Revision History

The following table lists the revision history of XilFlash (3.04.a)

| Date       | Version | Revision      |
|------------|---------|---------------|
| 07/25/2012 | 3.04.a  | 14.5 Release. |



# LibXil SKey for Zynq-7000 AP SoC Devices (v1.01.a)

### Overview

The LibXil SKey Library provides a programming mechanism for user-defined eFUSE bits and for programming the KEY into battery-backed RAM (BBRAM).

- PS eFUSE holds the RSA primary key hash bits and user feature bits, which can enable or disable some Zyng®-7000 processor features.
- PL eFUSE holds the AES key, the user key, and some feature bits.
- BBRAM holds the AES key.

The following user application (example) files are provided:

- The efuse example file allows you to write into the PS/PL eFUSE.
- The BBRAM example file allows you to write the key to BBRAM.

**Caution!** Make sure to enter the correct information before writing or "burning" eFUSE bits. Once burned, they cannot be changed. The BBRAM key can be programmed any number of times.

Note: POR reset is required for the eFUSE values to be recognized.

# SDK Project File and Folders

Table 1 lists the eFUSE application SDK project files, folders, and macros.

Table 1: eFUSE SDK Application Project Files

| File or Folder          | Description                                                                                                                                                                                                                                                                                                                                      |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| xilskey_efuse_example.c | Contains the main application code.                                                                                                                                                                                                                                                                                                              |
|                         | Does the PS/PL structure initialization and writes/reads the PS/PL eFUSE based on the user settings provided in the xilskey_input.h.                                                                                                                                                                                                             |
| xilskey_input.h         | Contains all the actions that are supported by the eFUSE library. Using the preprocessor directives given in the file, you can read/write the bits in the PS/PL eFUSE. More explanation of each directive is provided in the following sections. Burning or reading the PS/PL eFUSE bits is based on the values set in the xilskey_input.h file. |
|                         | In this file, specify the 256 bit key to be programmed into BBRAM.                                                                                                                                                                                                                                                                               |
| XSK_EFUSEPS_DRIVER      | Define to enable the writing and reading of PS eFUSE.                                                                                                                                                                                                                                                                                            |
| XSK_EFUSEPL_DRIVER      | Define to enable the writing of PL eFUSE.                                                                                                                                                                                                                                                                                                        |
| xilskey_bbram_example.c | Contains the example to program a key into BBRAM and verify the key.                                                                                                                                                                                                                                                                             |
|                         | <b>Note:</b> This algorithm only works when programming and verifying key are both done, in that order.                                                                                                                                                                                                                                          |

<sup>© 2013</sup> Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



# User-Configurable PS eFUSE Parameters

Define the  $XSK\_EFUSEPS$  DRIVER macro to use the PS eFUSE. After defining the macro, provide the inputs defined with  $XSK\_EFUSEPS$  to burn the bits in PS eFUSE.

If the bit is to be burned, define the macro as TRUE; otherwise define the macro as FALSE.

Table 2: User Configurable PS eFUSE Parameters

| Macro Name                         | Description                                                                                                                                                                                                                                           |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XSK_EFUSEPS_ENABLE_                | Default = FALSE.                                                                                                                                                                                                                                      |
| WRITE_PROTECT                      | TRUE to burn the write-protect bits in eFUSE array. Write protect has two bits. When either of the bits is burned, it is considered write-protected. So, while burning the write-protected bits, even if one bit is blown, write API returns success. |
|                                    | As previously mentioned, POR reset is required after burning for write protection of the eFUSE bits to go into effect. It is recommended to do the POR reset after write protection.                                                                  |
|                                    | Also note that, after write-protect bits are burned, no more eFUSE writes are possible.                                                                                                                                                               |
|                                    | If the write-protect macro is TRUE with other macros, write protect is burned in the last iteration, after burning all the defined values, so that for any error while burning other macros will not effect the total eFUSE array.                    |
|                                    | FALSE does not modify the write-protect bits.                                                                                                                                                                                                         |
| XSK_EFUSEPS_ENABLE_                | Default = FALSE.                                                                                                                                                                                                                                      |
| RSA_AUTH                           | Use TRUE to burn the RSA enable bit in the PS eFUSE array. After enabling the bit, every successive boot must be RSA-enabled apart from JTAG.                                                                                                         |
|                                    | Before burning (blowing) this bit, make sure that eFUSE array has the valid PPK hash.                                                                                                                                                                 |
|                                    | If the PPK hash burning is enabled, only after writing the hash successfully, RSA enable bit will be blown.                                                                                                                                           |
|                                    | For the RSA enable bit to take effect, POR reset is required.                                                                                                                                                                                         |
|                                    | FALSE does not modify the RSA enable bit.                                                                                                                                                                                                             |
| XSK_EFUSEPS_ENABLE_                | Default = FALSE.                                                                                                                                                                                                                                      |
| ROM_128K_CRC                       | TRUE burns the ROM 128K CRC bit.                                                                                                                                                                                                                      |
|                                    | In every successive boot, BootROM calculates 128k CRC.  FALSE does not modify the ROM CRC 128K bit.                                                                                                                                                   |
| XSK_EFUSEPS_ENABLE_                | Default = FALSE.                                                                                                                                                                                                                                      |
| RSA_KEY_HASH                       | TRUE burns (blows) the eFUSE hash, that is given in XSK_EFUSEPS_RSA_KEY_HASH_VALUE when write API is used. TRUE reads the eFUSE hash when the read API is used and is read into structure.                                                            |
|                                    | FALSE ignores the provided value.                                                                                                                                                                                                                     |
| XSK_EFUSEPS_RSA_<br>KEY_HASH_VALUE | "00000000000000000000000000000000000000                                                                                                                                                                                                               |
|                                    | The specified value is converted to a hexadecimal buffer and written into the PS eFUSE array when the write API is used. This value should be the Primary Public Key (PPK) hash provided in string format.                                            |
|                                    | The buffer must be 64 characters long: valid characters are 0-9, a-f, and A-F. Any other character is considered an invalid string and will not burn RSA hash.                                                                                        |
|                                    | When the Xilskey_EfusePs_Write() API is used, the RSA hash is written, and the XSK_EFUSEPS_ENABLE_RSA_KEY_HASH must have a value of TRUE.                                                                                                             |



# User-Configurable PL eFUSE Parameters

Table 3: User-Configurable PL eFUSE Parameters

| Macro Name                        | Definition                                                                                              |
|-----------------------------------|---------------------------------------------------------------------------------------------------------|
| XSK_EFUSEPL_FORCE_PCYCLE_RECONFIG | Default = FALSE.  If the value is set to TRUE, then the part has to be power-cycled to be reconfigured. |
|                                   | FALSE does not set the eFUSE control bit.                                                               |
| XSK_EFUSEPL_DISABLE_KEY_WRITE     | Default = FALSE.                                                                                        |
|                                   | TRUE disables the eFUSE write to FUSE_AES and FUSE_USER blocks.                                         |
|                                   | FALSE does not affect the EFUSE bit.                                                                    |
| XSK_EFUSEPL_DISABLE_AES_KEY_READ  | Default = FALSE.                                                                                        |
|                                   | TRUE disables the write to FUSE_AES and FUSE_USER key and disables the read of FUSE_AES.                |
|                                   | FALSE does not affect the eFUSE bit.                                                                    |
| XSK_EFUSEPL_DISABLE_USER_KEY_READ | Default = FALSE.                                                                                        |
|                                   | TRUE disables the write to FUSE_AES and FUSE_USER key and disables the read of FUSE_USER.               |
|                                   | FALSE does not affect the eFUSE bit.                                                                    |
| XSK_EFUSEPL_DISABLE_FUSE_CNTRL_   | Default = FALSE.                                                                                        |
| WRITE                             | TRUE disables the eFUSE write to FUSE_CTRL block. FALSE does not affect the eFUSE bit.                  |
| XSK_EFUSEPL_FORCE_USE_AES_ONLY    | Default = FALSE.                                                                                        |
|                                   | TRUE forces the use of secure boot with eFUSE AES key only.                                             |
|                                   | FALSE does not affect the eFUSE bit.                                                                    |
| XSK_EFUSEPL_DISABLE_JTAG_CHAIN    | Default = FALSE.                                                                                        |
|                                   | TRUE permanently sets the Zynq ARM DAP controller in bypass mode.                                       |
|                                   | FALSE does not affect the eFUSE bit.                                                                    |
| XSK_EFUSEPL_BBRAM_KEY_DISABLE     | Default = FALSE.                                                                                        |
|                                   | TRUE forces the eFUSE key to be used if booting Secure Image.                                           |
|                                   | FALSE does not affect the eFUSE bit.                                                                    |

## **MIO Pins for PL JTAG Operations**

You can change the listed pins at your discretion.

Table 4: MIO Pins for PL JTAG

| Pin Name                 | Pin Number <sup>1</sup> |
|--------------------------|-------------------------|
| XSK_EFUSEPL_MIO_JTAG_TDI | (17)                    |
| XSK_EFUSEPL_MIO_JTAG_TDO | (18)                    |
| XSK_EFUSEPL_MIO_JTAG_TCK | (19)                    |
| XSK_EFUSEPL_MIO_JTAG_TMS | (20)                    |

<sup>1.</sup> The pin numbers listed are examples. You must assign appropriate pin numbers per your hardware design.

Send Feedback



#### **MUX**

The following subsections describe MUX usage, the MUX selection pin, and the MUX parameter.

### **MUX Usage Requirements**

To write the PL eFUSE using a driver you must:

- Use four MIO lines (TCK,TMS,TDO,TDI)
- Connect the MIO lines to a JTAG port

If you want to switch between the external JTAG and JTAG operation driven by the MIOs, you must:

- Include a MUX between the external JTAG and the JTAG operation driven by the MIOs
- Assign a MUX selection PIN

In other words, to select JTAG for PL EFUSE writing, you must define:

- The MIOs used for JTAG operations (TCK,TMS,TDI,TDO), shown in Table 4
- The MIO used for the MUX Select Line, shown in Table 5
- The Value on the MUX Select line, shown in Table 6, to select JTAG for PL eFUSE writing.

Figure 1 illustrates correct MUX usage.



Figure 1: MUX Usage

Note: If you use the iMPACT tool to burn PL eFUSEs, there is no need for MUX circuitry or MIO pins.



#### **Selection Pin**

Table 5: MUX Selection Pin

| Pin Name                            | Pin Number | Description                                                                |
|-------------------------------------|------------|----------------------------------------------------------------------------|
| XSK_EFUSEPL_MIO_JTAG_MUX_<br>SELECT | (21)       | This pin toggles between the external JTAG or MIO driving JTAG operations. |

#### **MUX Parameter**

Table 6: MUX Parameter

| Parameter Name           | Description                                                     |
|--------------------------|-----------------------------------------------------------------|
| XSK_EFUSEPL_MIO_MUX_SEL_ | Default = LOW.                                                  |
| DEFAULT_VAL              | LOW writes zero on the MUX select line before PL_eFUSE writing. |
|                          | HIGH writes one on the MUX select line before PL_eFUSE writing. |

# **AES and User Key Parameters**

Table 7: AES and User Key Parameters

| Parameter Name               | Description                                                                                                                                                                                                                                                                                                |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XSK_EFUSEPL_PROGRAM_AES_AND_ | Default = FALSE.                                                                                                                                                                                                                                                                                           |
| USER_LOW_KEY                 | TRUE burns the AES and User Low hash key, which are given in the XSK_EFUSEPL_AES_KEY and the XSK_EFUSEPL_USER_LOW_KEY respectively.                                                                                                                                                                        |
|                              | FALSE ignores the provided values.                                                                                                                                                                                                                                                                         |
|                              | You cannot write the AES Key and the User Low Key separately.                                                                                                                                                                                                                                              |
| XSK_EFUSEPL_PROGRAM_USER_    | Default =FALSE.                                                                                                                                                                                                                                                                                            |
| HIGH_KEY                     | TRUE burns the User High hash key, given in XSK_EFUSEPL_PROGRAM_USER_HIGH_KEY.                                                                                                                                                                                                                             |
|                              | FALSE ignores the provided values.                                                                                                                                                                                                                                                                         |
| XSK_EFUSEPL_AES_KEY          | Default = "000000000000000000000000000000000000                                                                                                                                                                                                                                                            |
|                              | This value converted to hex buffer and written into the PL eFUSE array when write API is used. This value should be the AES Key, given in string format. It must be 64 characters long. Valid characters are 0-9, a-f, A-F. Any other character is considered an invalid string and will not burn AES Key. |
|                              | To write AES Key,  XSK_EFUSEPL_PROGRAM_AES_AND_USER_LOW_KEY must have a value of TRUE.                                                                                                                                                                                                                     |
| XSK_EFUSEPL_USER_LOW_KEY     | Default = "00".                                                                                                                                                                                                                                                                                            |
|                              | This value is converted to a hexadecimal buffer and written into the PL eFUSE array when the write API is used. This value is the User Low Key given in string format.                                                                                                                                     |
|                              | It must be two characters long; valid characters are 0-9,a-f, and A-F.                                                                                                                                                                                                                                     |
|                              | Any other character is considered as an invalid string and will not burn the User Low Key.                                                                                                                                                                                                                 |
|                              | To write the User Low Key,  XSK_EFUSEPL_PROGRAM_AES_AND_USER_LOW_KEY must have a value of TRUE.                                                                                                                                                                                                            |



Table 7: AES and User Key Parameters (Cont'd)

| Parameter Name            | Description                                                                                                                                                                    |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XSK_EFUSEPL_USER_HIGH_KEY | Default = "000000"                                                                                                                                                             |
|                           | The default value is converted to a hexadecimal buffer and written into the PL eFUSE array when the write API is used. This value is the User High Key given in string format. |
|                           | The buffer must be six characters long: valid characters are 0-9,a-f, A-F.                                                                                                     |
|                           | Any other character is considered to be an invalid string and does not burn User High Key.                                                                                     |
|                           | To write the User High Key, the XSK_EFUSEPL_PROGRAM_USER_HIGH_KEY must have a value of TRUE.                                                                                   |

## User-Configurable BBRAM Parameters

Table 8: User-Configurable BBRAM Parameters

| Parameter                       | Default<br>Value | Description                                                           |
|---------------------------------|------------------|-----------------------------------------------------------------------|
| XSK_BBRAM_FORCE_PCYCLE_RECONFIG | FALSE            | If TRUE, part has to be power cycled to be able to be reconfigured.   |
| XSK_BBRAM_DISABLE_JTAG_CHAIN    | FALSE            | If TRUE, permanently sets the Zynq ARM DAP controller in bypass mode. |

# MIO Pins Used for PL JTAG Signals

The following MIO pins are used for PL JTAG signals. These can be changed depending on your hardware.

Table 9: MIO Pins Used for PL JTAG Signals

| JTAG Signal            | PIN Number |
|------------------------|------------|
| XSK_BBRAM_MIO_JTAG_TDI | 17         |
| XSK_BBRAM_MIO_JTAG_TDO | 21         |
| XSK_BBRAM_MIO_JTAG_TCK | 19         |
| XSK_BBRAM_MIO_JTAG_TMS | 20         |

# **MUX Parameter**

Table 10: MUX Parameter

| Parameter                         | Default<br>Value | Description                          |
|-----------------------------------|------------------|--------------------------------------|
| XSK_BBRAM_MIO_MUX_SEL_DEFAULT_VAL | LOW              | Default value to enable the PL JTAG. |

# AES Key and Related Parameters

Table 11: AES Key and Related Parameters

| Parameter Name                 | Default<br>Value | Description                                          |
|--------------------------------|------------------|------------------------------------------------------|
| XSK_BBRAM_AES_KEY              | XX               | AES key (in HEX) that must be programmed into BBRAM. |
| XSK_BBRAM_AES_KEY_SIZE_IN_BITS | 256              | Size of AES key. Must be 256 bits.                   |

Send Feedback ber 23, 2013



#### **Error Codes**

The application error code is 32 bits long.

For example, if the error code for PS is 0x8A05:

- 0x8A indicates that a write error has occurred while writing RSA Authentication bit.
- 0x05 indicates that write error is due to the write temperature out of range.

Applications have the following options on how to show error status:

- Send the error code through UART pins
- Write the error code in the reboot status register

Note: Refer to the driver source files for a list of error codes.

# Creating an SVF File using XMD

Use the following XMD code to create an SVF from the generated ELF file.

**Note:** The path to the ELF file is provided in the OPT file.

"xmd -tcl efuse.tcl -opt efuse.opt"

# eFUSE Writing Procedure Running from DDR as an Application

This sequence is same as the existing flow described below.

- 1. Provide the required inputs in xilskey\_input.h, then compile the SDK project.
- 2. Take the latest FSBL (ELF), stitch the <output>.elf generated to it (using the bootgen utility), and generate a bootable image.
- 3. Write the generated binary image into the flash device (for example: QSPI, NAND).
- 4. To burn the eFUSE key bits, execute the image.

## eFUSE Driver Compilation Procedure for OCM

- 1. Open the linker script (lscript.ld) in the SDK project.
- 2. Map all the sections to point to "ps7\_ram\_0\_S\_AXI\_BASEADDR" instead of "ps7\_ddr\_0\_S\_AXI\_BASEADDR".

Example: Click on the **Memory Region** tab for the .text section and select **ps7\_ram\_0\_S\_AXI\_BASEADDR** from the drop-down list.

- 3. Copy the ps7\_init.c and ps7\_init.h files from the hw\_platform folder into the example folder.
- 4. In "xilskey\_efuse\_example.c, un-comment the code that calls the "ps7\_init()" routine".
- 5. Compile the project.

The <Project name>.elf file is generated and will be executed out of OCM.

## LibXil SKey Library APIs

This section provides linked summary and detailed descriptions of the LibXil SKey library APIs.

### **API Summary**

The following is a summary list of APIs provided by the LibXil SKey library. Descriptions of the APIs follow the list.

u32 XilSKey\_EfusePs\_Write (XilSKey\_EPs \*InstancePtr)

u32 XilSKey\_EfusePs\_Read(XilSKey\_EPs \*InstancePtr)

u32 XilSKey\_EfusePI\_Program (XilSKey\_EPI \*InstancePtr)



u32 XilSKey\_EfusePs\_Write (XilSKey\_EPs \*InstancePtr)

Parameters InstancePtr: The pointer to the PS eFUSE handler that describes which

PS eFUSE bit should be burned.

Returns XST\_SUCCESS on success.

In case of error, value is as defined in xilskey\_utils.h.

The error value is a combination of an upper 8-bit value and a lower 8-bit value. For example, 0x8A03 should be checked in  $xilskey\_utils.h$  as 0x8A00 and 0x03. The upper 8-bit value signifies the major error, and the lower 8-bit value

provides more detail about the error.

Description When called, this API

Initializes the timer, XADC subsystems.
Unlocks the PS eFUSE controller.
Configures the PS eFUSE controller.

Writes the hash and control bits if requested.

Programs the PS eFUSE to enable the RSA authentication if requested.

Locks the PS eFUSE controller.

Returns an error if:

The reference clock frequency is not in between 20 and 60 MHz.

The system not in a position to write the requested PS eFUSE bits (because

the bits are already written or not allowed to write)
The temperature and voltage are not within range

Includes xilskey\_eps.h, xilskey\_epshw.h, xilskey\_utils.h

u32 XilSKey\_EfusePs\_Read(XilSKey\_EPs \*InstancePtr)

Parameters InstancePtr: The pointer to the PS eFUSE handler that describes which

PS eFUSE bit should be burned.

Returns XST\_SUCCESS on success.

In case of error, the value is as defined in xilskey\_utils.h.

The error value is a combination of an upper 8-bit value and a lower 8-bit value. For example, 0x8A03 should be checked in xilskey\_utils.h as 0x8A00 and 0x03. The upper 8-bit value signifies the major error and the lower 8-bit values

provides more detail about the error.

Description When called:

This API initializes the timer, XADC subsystems.

Unlocks the PS eFUSE Controller.
Configures the PS eFUSE Controller.
Read the PS eFUSE (Hash Value)
Locks the PS eFUSE Controller.

Returns error if:

The reference clock frequency is not in between 20 and 60MHz. The system is not in a position to write the requested PS eFUSE bits

(because the bits are already written or not allowed to write)

Temperature and voltage are not within range

Includes xilskey\_eps.h, xilskey\_epshw.h, xilskey\_utils.h



u32 XilSKey\_EfusePl\_Program (XilSKey\_EPl \*InstancePtr)

Parameters InstancePtr is input data to be written to PL eFUSE

Returns XST\_SUCCESS on success

In case of error, the value is defined in  $xilskey_utils.h$ . The error value is a combination of the upper 8-bit value and lower 8-bit value. For example, 0x8A03 should be checked in  $xilskey_utils.h$  as 0x8A00 and 0x03. The upper 8-bit value signifies the major error, and the lower 8-bit value provides

more precise detail.

Description When called, this API:

Initializes the timer, XADC and JTAG server subsystems.

Writes the AES & User Keys if requested. Writes the Control Bits if requested.

Returns an and error if:

The reference clock frequency is not in between 20 and 60 MHz.

The PL DAP ID is not identified.

The system is not in a position to write the requested PL eFUSE bits (because

the bits are already written or not allowed to write)
Temperature and voltage are not within range.

Includes xilskey\_utils.h, xilskey\_epl.h

# BBRAM API Description

This section provides linked summary and detailed descriptions of the battery-backed RAM (BBRAM) APIs.

### **API Summary**

The following is a summary list of BBRAM APIs. Descriptions of the APIs follow the list.

int XilSKey Bbram Program(XilSKey Bbram \*InstancePtr)

int JtagServerInitBbram(XilSKey\_Bbram \*InstancePtr)

*Important!* The following APIs must be used together to successfully program the BBRAM key; they cannot be used independently.

int Bbram Init(XilSKey Bbram \*InstancePtr)

int Bbram\_ProgramKey(XilSKey\_Bbram \*InstancePtr)

int Bbram\_VerifyKey(XilSKey\_Bbram \*InstancePtr)

void Bbram DeInit(void)

int XilSKey Bbram Program(XilSKey Bbram \*InstancePtr)

Parameters BBRAM instance pointer

Returns XST\_SUCCESS on success, or XST\_FAILURE on failure.

Description API to program and verify the key.

Includes xilskey\_utils.h, xilskey\_bbram.h

int JtagServerInitBbram(XilSKey\_Bbram \*InstancePtr)

Parameters BBRAM instance pointer





Description API to initialize JTAG.

Includes xilskey\_utils.h, xilskey\_jslib.h, xilskey\_jscmd.h, xgpiops.h,

xilskey\_bbram.h

int Bbram\_Init(XilSKey\_Bbram \*InstancePtr)

Parameters BBRAM instance pointer

Returns XST\_SUCCESS on success, or XST\_FAILURE on failure.

Description API that implements the initialization in BBRAM algorithm.

Includes xilskey\_utils.h, xilskey\_jslib.h, xilskey\_jscmd.h, xgpiops.h,

xilskey\_bbram.h

Important! This API must be used with Bbram\_ProgramKey, Bbram\_VerifyKey, and

Bbram\_DeInit to successfully program the BBRAM key; it cannot be used

independently.

int Bbram\_ProgramKey(XilSKey\_Bbram \*InstancePtr)

Parameters BBRAM instance pointer

Returns XST\_SUCCESS on success, or XST\_FAILURE on failure.

Description API that implements the algorithm to program key into BBRAM

Includes xilskey\_utils.h, xilskey\_jslib.h, xilskey\_jscmd.h, xgpiops.h,

xilskey\_bbram.h

Important! This API must be used with Bbram\_Init, Bbram\_VerifyKey, and

Bbram\_DeInit to successfully program the BBRAM key; it cannot be used

independently.

int Bbram\_VerifyKey(XilSKey\_Bbram \*InstancePtr)

Parameters BBRAM instance pointer

Returns XST\_SUCCESS on success, or XST\_FAILURE on failure.

Description API that implements algorithm to verify the key written to BBRAM.

Includes xilskey\_utils.h, xilskey\_jslib.h, xilskey\_jscmd.h, xgpiops.h,

xilskey\_bbram.h

Important! This API must be used with Bbram\_Init, Bbram\_ProgramKey, and

Bbram\_DeInit to successfully program the BBRAM key; it cannot be used

independently.

void Bbram DeInit(void)

Parameters None Returns None

Description API that implements de-initialization in BBRAM algorithm

Includes xilskey\_utils.h, xilskey\_bbram.h

Important! This API must be used with Bbram\_Init, Bbram\_ProgramKey, and

Bbram\_VerifyKey to successfully program the BBRAM key; it cannot be used

independently.